欢迎访问ic37.com |
会员登录 免费注册
发布采购

M24C04-BN3TP/G 参数 Datasheet PDF下载

M24C04-BN3TP/G图片预览
型号: M24C04-BN3TP/G
PDF下载: 下载PDF文件 查看货源
内容描述: 16Kbit的, 8Kbit , 4k位, 2Kbit和1K位,串行I²C总线EEPROM [16Kbit, 8Kbit, 4Kbit, 2Kbit and 1Kbit Serial I2C Bus EEPROM]
分类和应用: 存储内存集成电路光电二极管可编程只读存储器电动程控只读存储器电可擦编程只读存储器时钟
文件页数/大小: 29 页 / 484 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号M24C04-BN3TP/G的Datasheet PDF文件第8页浏览型号M24C04-BN3TP/G的Datasheet PDF文件第9页浏览型号M24C04-BN3TP/G的Datasheet PDF文件第10页浏览型号M24C04-BN3TP/G的Datasheet PDF文件第11页浏览型号M24C04-BN3TP/G的Datasheet PDF文件第13页浏览型号M24C04-BN3TP/G的Datasheet PDF文件第14页浏览型号M24C04-BN3TP/G的Datasheet PDF文件第15页浏览型号M24C04-BN3TP/G的Datasheet PDF文件第16页  
M24C16, M24C08, M24C04, M24C02, M24C01  
Sequential Read  
Acknowledge in Read Mode  
This operation can be used after a Current Ad-  
dress Read or a Random Address Read. The bus  
master does acknowledge the data byte output,  
and sends additional clock pulses so that the de-  
vice continues to output the next byte in sequence.  
To terminate the stream of bytes, the bus master  
must not acknowledge the last byte, and must  
generate a Stop condition, as shown in Figure 9..  
For all Read commands, the device waits, after  
each byte read, for an acknowledgment during the  
9 bit time. If the bus master does not drive Serial  
Data (SDA) Low during this time, the device termi-  
nates the data transfer and switches to its Stand-  
by mode.  
th  
The output data comes from consecutive address-  
es, with the internal address counter automatically  
incremented after each byte output. After the last  
memory address, the address counter ‘rolls-over’,  
and the device continues to output data from  
memory address 00h.  
INITIAL DELIVERY STATE  
The device is delivered with the memory array  
erased: all bits are set to 1 (each byte contains  
FFh).  
12/29