欢迎访问ic37.com |
会员登录 免费注册
发布采购

M24C01-WMN6TP 参数 Datasheet PDF下载

M24C01-WMN6TP图片预览
型号: M24C01-WMN6TP
PDF下载: 下载PDF文件 查看货源
内容描述: 16Kbit的, 8Kbit , 4k位, 2Kbit和1K位,串行I²C总线EEPROM [16Kbit, 8Kbit, 4Kbit, 2Kbit and 1Kbit Serial I2C Bus EEPROM]
分类和应用: 可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 29 页 / 484 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号M24C01-WMN6TP的Datasheet PDF文件第6页浏览型号M24C01-WMN6TP的Datasheet PDF文件第7页浏览型号M24C01-WMN6TP的Datasheet PDF文件第8页浏览型号M24C01-WMN6TP的Datasheet PDF文件第9页浏览型号M24C01-WMN6TP的Datasheet PDF文件第11页浏览型号M24C01-WMN6TP的Datasheet PDF文件第12页浏览型号M24C01-WMN6TP的Datasheet PDF文件第13页浏览型号M24C01-WMN6TP的Datasheet PDF文件第14页  
M24C16, M24C08, M24C04, M24C02, M24C01  
Figure 8. Write Cycle Polling Flowchart using ACK  
WRITE Cycle  
in Progress  
START Condition  
DEVICE SELECT  
with RW = 0  
ACK  
Returned  
NO  
First byte of instruction  
with RW = 0 already  
decoded by the device  
YES  
Next  
Operation is  
Addressing the  
Memory  
NO  
YES  
Send Address  
and Receive ACK  
ReSTART  
START  
NO  
YES  
STOP  
Condition  
DATA for the  
WRITE Operation  
DEVICE SELECT  
with RW = 1  
Continue the  
Continue the  
Random READ Operation  
WRITE Operation  
AI01847C  
Minimizing System Delays by Polling On ACK  
Initial condition: a Write cycle is in progress.  
During the internal Write cycle, the device discon-  
nects itself from the bus, and writes a copy of the  
data from its internal latches to the memory cells.  
Step 1: the bus master issues a Start condition  
followed by a Device Select Code (the first  
byte of the new instruction).  
The maximum Write time (t ) is shown in Table  
w
Step 2: if the device is busy with the internal  
Write cycle, no Ack will be returned and the  
bus master goes back to Step 1. If the device  
has terminated the internal Write cycle, it  
responds with an Ack, indicating that the  
device is ready to receive the second part of  
the instruction (the first byte of this instruction  
having been sent during Step 1).  
15. to Table 17., but the typical time is shorter. To  
make use of this, a polling sequence can be used  
by the bus master.  
The sequence, as shown in Figure 8., is:  
10/29