16 Mbit Concurrent SuperFlash
SST36VF1601E / SST36VF1602E
Data Sheet
ADDRESSES
T
CE
CE#
OE#
WE#
T
OE
T
OEH
T
BR
DQ
6
VALID DATA
TWO READ CYCLES
1274 F09.0
WITH SAME OUTPUTS
FIGURE 11: TOGGLE BIT TIMING DIAGRAM
T
SCE
SIX-BYTE CODE FOR CHIP-ERASE
555 555 2AA
555
2AA
555
ADDRESSES
CE#
OE#
T
WP
WE#
T
T
BR
BY
RY/BY#
DQ
XXAA
XX55
XX80
XXAA
XX55
XX10
15-0
VALID
1274 F10.0
Note: This device also supports CE# controlled Chip-Erase operation. The WE# and CE# signals
are interchageable as long as minimum timings are met. (See Table 14)
X can be V or V , but no other value.
IL IH
FIGURE 12: WE# CONTROLLED CHIP-ERASE TIMING DIAGRAM
©2005 Silicon Storage Technology, Inc.
S71274-03-000
11/05
21