16 Mbit SPI Serial Flash
SST25VF016B
Data Sheet
PIN DESCRIPTION
1
2
3
4
8
7
6
5
CE#
SO
V
1
2
3
4
8
7
6
5
CE#
SO
V
DD
DD
HOLD#
SCK
SI
HOLD#
SCK
SI
Top View
Top View
WP#
WP#
V
SS
V
SS
1271 08-soic S2A P1.0
1271 08-wson QA P2.0
8-LEAD SOIC
8-CONTACT WSON
FIGURE 1: PIN ASSIGNMENTS
TABLE 1: PIN DESCRIPTION
Symbol
Pin Name
Functions
To provide the timing of the serial interface.
SCK
Serial Clock
Commands, addresses, or input data are latched on the rising edge of the clock input,
while output data is shifted out on the falling edge of the clock input.
SI
Serial Data Input
To transfer commands, addresses, or data serially into the device.
Inputs are latched on the rising edge of the serial clock.
SO
Serial Data Output
To transfer data serially out of the device.
Data is shifted out on the falling edge of the serial clock.
Outputs Flash busy status during AAI Programming when reconfigured as RY/BY# pin.
See “Hardware End-of-Write Detection” on page 12 for details.
CE#
Chip Enable
The device is enabled by a high to low transition on CE#. CE# must remain low for the
duration of any command sequence.
WP#
Write Protect
Hold
The Write Protect (WP#) pin is used to enable/disable BPL bit in the status register.
HOLD#
To temporarily stop serial communication with SPI flash memory without resetting the
device.
VDD
VSS
Power Supply
Ground
To provide power supply voltage: 2.7-3.6V for SST25VF016B
T1.0 1271
©2006 Silicon Storage Technology, Inc.
S71271-02-000
1/06
3