欢迎访问ic37.com |
会员登录 免费注册
发布采购

AM29DL320GB70EFN 参数 Datasheet PDF下载

AM29DL320GB70EFN图片预览
型号: AM29DL320GB70EFN
PDF下载: 下载PDF文件 查看货源
内容描述: 对于涉及TSOP封装的新设计, S29JL032H将取代Am29DL320G ,是厂家推荐的迁移路径。 [For new designs involving TSOP packages, S29JL032H supercedes Am29DL320G and is the factory-recommended migration path.]
分类和应用:
文件页数/大小: 58 页 / 1241 K
品牌: SPANSION [ SPANSION ]
 浏览型号AM29DL320GB70EFN的Datasheet PDF文件第9页浏览型号AM29DL320GB70EFN的Datasheet PDF文件第10页浏览型号AM29DL320GB70EFN的Datasheet PDF文件第11页浏览型号AM29DL320GB70EFN的Datasheet PDF文件第12页浏览型号AM29DL320GB70EFN的Datasheet PDF文件第14页浏览型号AM29DL320GB70EFN的Datasheet PDF文件第15页浏览型号AM29DL320GB70EFN的Datasheet PDF文件第16页浏览型号AM29DL320GB70EFN的Datasheet PDF文件第17页  
dress access timings provide new data when ad-  
dresses are changed. While in sleep mode, output  
data is latched and always available to the system.  
ICC5 in the DC Characteristics table represents the  
automatic sleep mode current specification.  
The RESET# pin may be tied to the system reset cir-  
cuitry. A system reset would thus also reset the Flash  
memory, enabling the system to read the boot-up firm-  
ware from the Flash memory.  
If RESET# is asserted during a program or erase op-  
eration, the RY/BY# pin remains a “0” (busy) until the  
internal reset operation is complete, which requires a  
time of tREADY (during Embedded Algorithms). The sys-  
tem can thus monitor RY/BY# to determine whether  
the reset operation is complete. If RESET# is asserted  
when a program or erase operation is not executing  
(RY/BY# pin is “1”), the reset operation is completed  
within a time of tREADY (not during Embedded Algo-  
rithms). The system can read data tRH after the RE-  
SET# pin returns to VIH.  
RESET#: Hardware Reset Pin  
The RESET# pin provides a hardware method of re-  
setting the device to reading array data. When the RE-  
SET# pin is driven low for at least a period of tRP, the  
device immediately terminates any operation in  
progress, tristates all output pins, and ignores all  
read/write commands for the duration of the RESET#  
pulse. The device also resets the internal state ma-  
chine to reading array data. The operation that was in-  
terrupted should be reinitiated once the device is  
ready to accept another command sequence, to en-  
sure data integrity.  
ICC4 in the DC Characteristics table represents the  
reset current. Also refer to AC Characteristics tables  
for RESET# timing parameters and to Figure 15 for  
the timing diagram.  
Current is reduced for the duration of the RESET#  
pulse. When RESET# is held at VSS 0.3 V, the device  
draws CMOS standby current (ICC4). If RESET# is held  
at VIL but not within VSS 0.3 V, the standby current will  
be greater.  
Output Disable Mode  
When the OE# input is at VIH, output from the device is  
disabled. The output pins are placed in the high  
impedance state.  
September 27, 2004  
Am29DL320G  
11