欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9313I 参数 Datasheet PDF下载

LAN9313I图片预览
型号: LAN9313I
PDF下载: 下载PDF文件 查看货源
内容描述: 三端口10/100管理型以太网交换机MII [Three Port 10/100 Managed Ethernet Switch with MII]
分类和应用: 以太网局域网(LAN)标准
文件页数/大小: 398 页 / 4083 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9313I的Datasheet PDF文件第181页浏览型号LAN9313I的Datasheet PDF文件第182页浏览型号LAN9313I的Datasheet PDF文件第183页浏览型号LAN9313I的Datasheet PDF文件第184页浏览型号LAN9313I的Datasheet PDF文件第186页浏览型号LAN9313I的Datasheet PDF文件第187页浏览型号LAN9313I的Datasheet PDF文件第188页浏览型号LAN9313I的Datasheet PDF文件第189页  
Three Port 10/100 Managed Ethernet Switch with MII  
Datasheet  
13.1.4.22 1588 Configuration Register (1588_CONFIG)  
Offset:  
194h  
Size:  
32 bits  
This read/write register is responsible for the configuration of the 1588 timestamps for all ports.  
BITS  
DESCRIPTION  
Master/Slave Port 2 (M_nS_2)  
TYPE  
DEFAULT  
31  
R/W  
0b  
When set, Port 2 is a time clock master and captures timestamps when a  
Sync packet is transmitted and when a Delay_Req is received. When  
cleared, Port 2 is a time clock slave and captures timestamps when a  
Delay_Req packet is transmitted and when a Sync packet is received.  
30  
29  
28  
27  
26  
Primary MAC Address Enable Port 2 (MAC_PRI_EN_2)  
R/W  
R/W  
R/W  
R/W  
R/W  
1b  
0b  
0b  
0b  
0b  
This bit enables/disables the primary MAC address on Port 2.  
0: Disables primary MAC address on Port 2  
1: Enables MAC address 01:00:5E:00:01:81 as a PTP address on Port 2  
Alternate MAC Address 1 Enable Port 2 (MAC_ALT1_EN_2)  
This bit enables/disables the alternate MAC address 1 on Port 2.  
0: Disables alternate MAC address on Port 2  
1: Enables MAC address 01:00:5E:00:01:82 as a PTP address on Port 2  
Alternate MAC Address 2 Enable Port 2 (MAC_ALT2_EN_2)  
This bit enables/disables the alternate MAC address 2 on Port 2.  
0: Disables alternate MAC address on Port 2  
1: Enables MAC address 01:00:5E:00:01:83 as a PTP address on Port 2  
Alternate MAC Address 3 Enable Port 2 (MAC_ALT3_EN_2)  
This bit enables/disables the alternate MAC address 3 on Port 2.  
0: Disables alternate MAC address on Port 2  
1: Enables MAC address 01:00:5E:00:01:84 as a PTP address on Port 2  
User Defined MAC Address Enable Port 2 (MAC_USER_EN_2)  
This bit enables/disables the auxiliary MAC address on Port 2. The auxiliary  
address is defined via the 1588_AUX_MAC_HI and 1588_AUX_MAC_LO  
registers.  
0: Disables auxiliary MAC address on Port 2  
1: Enables auxiliary MAC address as a PTP address on Port 2  
25  
24  
23  
Lock Enable RX Port 2 (LOCK_RX_2)  
R/W  
R/W  
R/W  
1b  
1b  
0b  
This bit enables/disables the RX lock. This lock prevents a 1588 capture  
from overwriting the Clock, UUDI and Sequence ID values if the 1588 RX  
interrupt for Port 2 is already set due to a previous capture.  
0: Disables RX Port 2 Lock  
1: Enables RX Port 2 Lock  
Lock Enable TX Port 2 (LOCK_TX_2)  
This bit enables/disables the TX lock. This lock prevents a 1588 capture  
from overwriting the Clock, UUDI and Sequence ID values if the 1588 TX  
interrupt for Port 2 is already set due to a previous capture.  
0: Disables TX Port 2 Lock  
1: Enables TX Port 2 Lock  
Master/Slave Port 1 (M_nS_1)  
When set, Port 1 is a time clock master and captures timestamps when a  
Sync packet is transmitted and when a Delay_Req is received. When  
cleared, Port 1 is a time clock slave and captures timestamps when a  
Delay_Req packet is transmitted and when a Sync packet is received.  
SMSC LAN9313/LAN9313i  
185  
Revision 1.2 (04-08-08)  
DATASHEET  
 复制成功!