欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9218I-MT 参数 Datasheet PDF下载

LAN9218I-MT图片预览
型号: LAN9218I-MT
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片10/100以太网控制器,带有HP Auto-MDIX的和工业级温度支持 [High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX & Industrial Temperature Support]
分类和应用: 微控制器和处理器串行IO控制器通信控制器外围集成电路数据传输局域网以太网局域网(LAN)标准时钟
文件页数/大小: 130 页 / 1564 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9218I-MT的Datasheet PDF文件第81页浏览型号LAN9218I-MT的Datasheet PDF文件第82页浏览型号LAN9218I-MT的Datasheet PDF文件第83页浏览型号LAN9218I-MT的Datasheet PDF文件第84页浏览型号LAN9218I-MT的Datasheet PDF文件第86页浏览型号LAN9218I-MT的Datasheet PDF文件第87页浏览型号LAN9218I-MT的Datasheet PDF文件第88页浏览型号LAN9218I-MT的Datasheet PDF文件第89页  
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX & Industrial Temperature Support  
Datasheet  
5.3.16  
GPT_CNT-General Purpose Timer Current Count Register  
Offset:  
90h  
Size:  
32 bits  
This register reflects the current value of the GP Timer.  
BITS  
31-16  
15-0  
DESCRIPTION  
TYPE  
RO  
DEFAULT  
Reserved  
-
General Purpose Timer Current Count (GPT_CNT). This 16-bit field  
reflects the current value of the GP Timer.  
RO  
FFFFh  
5.3.17  
WORD SWAP—Word Swap Control  
Offset:  
98h  
Size:  
32 bits  
This register controls how words from the host data bus are mapped to the CSRs and Data FIFOs  
inside the LAN9218I. The LAN9218I always sends data from the Transmit Data FIFO to the network  
so that the low order word is sent first, and always receives data from the network to the Receive Data  
FIFO so that the low order word is received first.  
BITS  
DESCRIPTION  
TYPE  
DEFAULT  
31:0  
Word Swap. This field only has significance if the device is operated in 16-  
bit mode. In 32-bit mode, D[31:15] is always mapped to the high order word  
and D[15:0] is always mapped to the low order word. In 16-bit mode, if this  
field is set to 00000000h, or anything except 0xFFFFFFFFh, the LAN9218I  
maps words with address bit A[1]=1 to the high order words of the CSRs  
and Data FIFOs, and words with address bit A[1]=0 to the low order words  
of the CSRs and Data FIFOs. If this field is set to 0xFFFFFFFFh, the  
LAN9218I maps words with address bit A[1]=1 to the low order words of the  
CSRs and Data FIFOs, and words with address bit A[1]=0 to the high order  
words of the CSRs and Data FIFOs.  
R/W  
NASR  
00000000h  
Note:  
Please refer to Section 3.6.1, "32-bit vs. 16-bit Host Bus Width  
Operation" for additional information.  
SMSC LAN9218I  
Revision 1.5 (07-18-06)  
DATA8S5HEET