欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9218I-MT 参数 Datasheet PDF下载

LAN9218I-MT图片预览
型号: LAN9218I-MT
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能单芯片10/100以太网控制器,带有HP Auto-MDIX的和工业级温度支持 [High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX & Industrial Temperature Support]
分类和应用: 微控制器和处理器串行IO控制器通信控制器外围集成电路数据传输局域网以太网局域网(LAN)标准时钟
文件页数/大小: 130 页 / 1564 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9218I-MT的Datasheet PDF文件第31页浏览型号LAN9218I-MT的Datasheet PDF文件第32页浏览型号LAN9218I-MT的Datasheet PDF文件第33页浏览型号LAN9218I-MT的Datasheet PDF文件第34页浏览型号LAN9218I-MT的Datasheet PDF文件第36页浏览型号LAN9218I-MT的Datasheet PDF文件第37页浏览型号LAN9218I-MT的Datasheet PDF文件第38页浏览型号LAN9218I-MT的Datasheet PDF文件第39页  
High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX & Industrial Temperature Support  
Datasheet  
WRAL (Write All): If erase/write operations are enabled in the EEPROM, this command will cause the  
contents of the E2P_DATA register to be written to every EEPROM memory location. The EPC_TO bit  
is set if the EEPROM does not respond within 30ms.  
tCSL  
EECS  
EECLK  
1
0
0
0
1
D7  
D0  
EEDIO (OUTPUT)  
EEDIO (INPUT)  
Figure 3.9 EEPROM WRAL Cycle  
Table 3.8, "Required EECLK Cycles", shown below, shows the number of EECLK cycles required for  
each EEPROM operation.  
Table 3.8 Required EECLK Cycles  
OPERATION  
REQUIRED EECLK CYCLES  
ERASE  
ERAL  
10  
10  
10  
10  
18  
18  
18  
EWDS  
EWEN  
READ  
WRITE  
WRAL  
3.10.2.2  
MAC Address Reload  
The MAC address can be reloaded from the EEPROM via a host command to the E2P_CMD register.  
If a value of 0xA5h is not found in the first address of the EEPROM, the EEPROM is assumed to be  
un-programmed and MAC Address Reload operation will fail. The “MAC Address Loaded” bit indicates  
a successful load of the MAC address. The EPC_LOAD bit is set after a successful reload of the MAC  
address.  
3.10.2.3  
3.10.2.4  
EEPROM Command and Data Registers  
Refer to Section 5.3.23, "E2P_CMD – EEPROM Command Register," on page 90 and Section 5.3.24,  
"E2P_DATA – EEPROM Data Register," on page 92 for a detailed description of these registers.  
Supported EEPROM operations are described in these sections.  
EEPROM Timing  
Refer to Section 6.9, "EEPROM Timing," on page 124 for detailed EEPROM timing specifications.  
SMSC LAN9218I  
Revision 1.5 (07-18-06)  
DATA3S5HEET