欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9217_07 参数 Datasheet PDF下载

LAN9217_07图片预览
型号: LAN9217_07
PDF下载: 下载PDF文件 查看货源
内容描述: 16位高性能单芯片10/100以太网控制器与HP Auto-MDIX的 [16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX]
分类和应用: 控制器以太网局域网(LAN)标准
文件页数/大小: 137 页 / 1566 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9217_07的Datasheet PDF文件第89页浏览型号LAN9217_07的Datasheet PDF文件第90页浏览型号LAN9217_07的Datasheet PDF文件第91页浏览型号LAN9217_07的Datasheet PDF文件第92页浏览型号LAN9217_07的Datasheet PDF文件第94页浏览型号LAN9217_07的Datasheet PDF文件第95页浏览型号LAN9217_07的Datasheet PDF文件第96页浏览型号LAN9217_07的Datasheet PDF文件第97页  
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX  
Datasheet  
5.3.20  
MAC_CSR_CMD – MAC CSR Synchronizer Command Register  
Offset:  
A4h  
Size:  
32 bits  
This register is used to control the read and write operations with the MAC CSR’s  
BITS  
DESCRIPTION  
TYPE  
DEFAULT  
31  
CSR Busy. When a 1 is written into this bit, the read or write operation is  
performed to the specified MAC CSR. This bit will remain set until the  
operation is complete. In the case of a read this means that the host can  
read valid data from the data register. The MAC_CSR_CMD and  
MAC_CSR_DATA registers should not be modified until this bit is cleared.  
SC  
0
30  
R/nW. When set, this bit indicates that the host is requesting a read  
operation. When clear, the host is performing a write.  
R/W  
0
29-8  
7-0  
Reserved.  
RO  
-
CSR Address. The 8-bit value in this field selects which MAC CSR will be  
accessed with the read or write operation.  
R/W  
00h  
5.3.21  
MAC_CSR_DATA – MAC CSR Synchronizer Data Register  
Offset:  
A8h  
Size:  
32 bits  
This register is used in conjunction with the MAC_CSR_CMD register to perform read and write  
operations with the MAC CSR’s  
BITS  
DESCRIPTION  
TYPE  
DEFAULT  
31-0  
MAC CSR Data. Value read from or written to the MAC CSR’s.  
R/W  
00000000h  
SMSC LAN9217  
93  
Revision 1.8 (06-06-07)  
DATASHEET  
 复制成功!