欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9217_07 参数 Datasheet PDF下载

LAN9217_07图片预览
型号: LAN9217_07
PDF下载: 下载PDF文件 查看货源
内容描述: 16位高性能单芯片10/100以太网控制器与HP Auto-MDIX的 [16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX]
分类和应用: 控制器以太网局域网(LAN)标准
文件页数/大小: 137 页 / 1566 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9217_07的Datasheet PDF文件第84页浏览型号LAN9217_07的Datasheet PDF文件第85页浏览型号LAN9217_07的Datasheet PDF文件第86页浏览型号LAN9217_07的Datasheet PDF文件第87页浏览型号LAN9217_07的Datasheet PDF文件第89页浏览型号LAN9217_07的Datasheet PDF文件第90页浏览型号LAN9217_07的Datasheet PDF文件第91页浏览型号LAN9217_07的Datasheet PDF文件第92页  
16-bit High-Performance Single-Chip 10/100 Ethernet Controller with HP Auto-MDIX  
Datasheet  
BITS  
DESCRIPTION  
TYPE  
DEFAULT  
5-4  
WAKE-UP Status (WUPS) – This field indicates the cause of a wake-up  
event detection as follows  
R/WC  
00  
00b -- No wake-up event detected  
01b -- Energy detected  
10b -- Wake-up frame or magic packet detected  
11b -- Indicates multiple events occurred  
WUPS bits are cleared by writing a ‘1’ to the appropriate bit. The device must  
return to the D0 state (READY bit set) before these bits can be cleared.  
Note:  
In order to clear this bit, it is required that all event sources be  
cleared as well. The event sources are described in Figure 3.10,  
"PME and PME_INT Signal Generation", on page 38.  
3
PME indication (PME_IND). The PME signal can be configured as a pulsed  
output or a static signal, which is asserted upon detection of a wake-up  
event.  
R/W  
0b  
When set, the PME signal will pulse active for 50mS upon detection of a  
wake-up event.  
When clear, the PME signal is driven continuously upon detection of a wake-  
up event.  
The PME signal can be deactivated by clearing the WUPS bits, or by  
clearing the appropriate enable (refer to Section 3.9.2.3, "Power  
Management Event Indicators," on page 38).  
2
PME Polarity (PME_POL). This bit controls the polarity of the PME signal.  
When set, the PME output is an active high signal. When reset, it is active  
low. When PME is configured as an open-drain output this field is ignored,  
and the output is always active low.  
R/W  
NASR  
0b  
1
0
PME Enable (PME_EN). When set, this bit enables the external PME signal.  
R/W  
RO  
0b  
-
This bit does not affect the PME interrupt (PME_INT).  
Device Ready (READY). When set, this bit indicates that LAN9217 is ready  
to be accessed. This register can be read when LAN9217 is in any power  
management mode. Upon waking from any power management mode,  
including power-up, the host processor can interrogate this field as an  
indication when LAN9217 has stabilized and is fully alive. Reads and writes  
of any other address are invalid until this bit is set.  
Note:  
With the exception of HW_CFG and PMT_CTRL, read access to  
any internal resources is forbidden while the READY bit is cleared.  
Revision 1.8 (06-06-07)  
88  
SMSC LAN9217  
DATASHEET  
 复制成功!