欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9211_0711 参数 Datasheet PDF下载

LAN9211_0711图片预览
型号: LAN9211_0711
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能小尺寸单芯片以太网控制器与HP Auto-MDIX的 [High-Performance Small Form Factor Single-Chip Ethernet Controller with HP Auto-MDIX]
分类和应用: 控制器以太网
文件页数/大小: 146 页 / 1764 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9211_0711的Datasheet PDF文件第50页浏览型号LAN9211_0711的Datasheet PDF文件第51页浏览型号LAN9211_0711的Datasheet PDF文件第52页浏览型号LAN9211_0711的Datasheet PDF文件第53页浏览型号LAN9211_0711的Datasheet PDF文件第55页浏览型号LAN9211_0711的Datasheet PDF文件第56页浏览型号LAN9211_0711的Datasheet PDF文件第57页浏览型号LAN9211_0711的Datasheet PDF文件第58页  
High-Performance Small Form Factor Single-Chip Ethernet Controller with HP Auto-MDIX  
Datasheet  
BITS  
DESCRIPTION  
10  
No Carrier. When set, this bit indicates that the carrier signal from the transceiver was not present  
during transmission.  
Note:  
During 10/100 Mbps full-duplex transmission, the value of this bit is invalid and should be  
ignored.  
9
8
Late Collision. When set, indicates that the packet transmission was aborted after the collision  
window of 64 bytes.  
Excessive Collisions. When set, this bit indicates that the transmission was aborted after 16  
collisions while attempting to transmit the current packet.  
7
Reserved. This bit is reserved. Always write zeros to this field to guarantee future compatibility.  
6:3  
Collision Count. This counter indicates the number of collisions that occurred before the packet was  
transmitted. It is not valid when excessive collisions (bit 8) is also set.  
2
1
Excessive Deferral. If the deferred bit is set in the control register, the setting of the excessive  
deferral bit indicates that the transmission has ended because of a deferral of over 24288 bit times  
during transmission.  
Underrun Error. When set, this bit indicates that the transmitter aborted the associated frame  
because of an underrun condition of the TX data FIFO. TX Underrun will cause the assertion of the  
TDFU error flag.  
0
Deferred. When set, this bit indicates that the current packet transmission was deferred.  
3.12.5  
Calculating Actual TX Data FIFO Usage  
The following rules are used to calculate the actual TX data FIFO space consumed by a TX Packet:  
„
„
TX command 'A' is stored in the TX data FIFO for every TX buffer  
TX command 'B' is written into the TX data FIFO when the First Segment (FS) bit is set in TX  
command 'A'  
„
„
When TX checksum is enabled, the 4-byte TX checksum preamble is written into TX Data FIFO.  
Any DWORD-long data added as part of the “Data Start Offset” is removed from each buffer before  
the data is written to the TX data FIFO. Any data that is less than 1 DWORD is passed to the TX  
data FIFO.  
„
„
Payload from each buffer within a Packet is written into the TX data FIFO.  
Any DWORD-long data added as part of the End Padding is removed from each buffer before the  
data is written to the TX data FIFO. Any end padding that is less than 1 DWORD is passed to the  
TX data FIFO  
3.12.6  
Transmit Examples  
3.12.6.1  
TX Example 1  
In this example a single, 111-Byte Ethernet packet will be transmitted. This packet is divided into three  
buffers. The three buffers are as follows:  
Buffer 0:  
„
„
„
7-Byte “Data Start Offset”  
79-Bytes of payload data  
16-Byte “Buffer End Alignment”  
Buffer 1:  
0-Byte “Data Start Offset”  
„
Revision 1.93 (11-27-07)  
54  
SMSC LAN9211  
DATASHEET