欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9211_0711 参数 Datasheet PDF下载

LAN9211_0711图片预览
型号: LAN9211_0711
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能小尺寸单芯片以太网控制器与HP Auto-MDIX的 [High-Performance Small Form Factor Single-Chip Ethernet Controller with HP Auto-MDIX]
分类和应用: 控制器以太网
文件页数/大小: 146 页 / 1764 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9211_0711的Datasheet PDF文件第126页浏览型号LAN9211_0711的Datasheet PDF文件第127页浏览型号LAN9211_0711的Datasheet PDF文件第128页浏览型号LAN9211_0711的Datasheet PDF文件第129页浏览型号LAN9211_0711的Datasheet PDF文件第131页浏览型号LAN9211_0711的Datasheet PDF文件第132页浏览型号LAN9211_0711的Datasheet PDF文件第133页浏览型号LAN9211_0711的Datasheet PDF文件第134页  
High-Performance Small Form Factor Single-Chip Ethernet Controller with HP Auto-MDIX  
Datasheet  
6.1.2  
Special Restrictions on Back-to-Back Read Cycles  
There are also restrictions on specific back-to-back read operations. These restrictions concern  
reading specific registers after reading resources that have side effects. In many cases there is a delay  
between reading the LAN9211, and the subsequent indication of the expected change in the control  
register values.  
In order to prevent the host from reading stale data on back-to-back reads, minimum wait periods have  
been established. These periods are specified in Table 6.2, "Read After Read Timing Rules". The host  
processor is required to wait the specified period of time between read operations of specific  
combinations of resources. The wait period is dependant upon the combination of registers being read.  
Performing "dummy" reads of the BYTE_TEST register is a convenient way to guarantee that the  
minimum wait time restriction is met. Table 6.2 also shows the number of dummy reads that are  
required for back-to-back read operations. The number of BYTE_TEST reads in this table is based on  
the minimum timing for Tcycle (45ns). For microprocessors with slower busses the number of reads  
may be reduced as long as the total time is equal to, or greater than the time specified in the table.  
Dummy reads of the BYTE_TEST register are not required as long as the minimum time period is met.  
Table 6.2 Read After Read Timing Rules  
OR PERFORM THIS MANY  
READS OF BYTE_TEST…  
(ASSUMING Tcycle OF 45NS)  
AFTER  
READING...  
WAIT FOR THIS MANY  
NS…  
BEFORE READING...  
RX Data FIFO  
RX Status FIFO  
TX Status FIFO  
RX_DROP  
135  
135  
135  
180  
3
3
3
4
RX_FIFO_INF  
RX_FIFO_INF  
TX_FIFO_INF  
RX_DROP  
Revision 1.93 (11-27-07)  
130  
SMSC LAN9211  
DATASHEET