欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN91C96I-MS 参数 Datasheet PDF下载

LAN91C96I-MS图片预览
型号: LAN91C96I-MS
PDF下载: 下载PDF文件 查看货源
内容描述: 非PCI单芯片全双对象以太网控制器 [NON-PCI SINGLE-CHIP FULL DUPLES ETHERNET CONTROLLER]
分类和应用: 控制器PC以太网以太网:16GBASE-T
文件页数/大小: 110 页 / 654 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN91C96I-MS的Datasheet PDF文件第58页浏览型号LAN91C96I-MS的Datasheet PDF文件第59页浏览型号LAN91C96I-MS的Datasheet PDF文件第60页浏览型号LAN91C96I-MS的Datasheet PDF文件第61页浏览型号LAN91C96I-MS的Datasheet PDF文件第63页浏览型号LAN91C96I-MS的Datasheet PDF文件第64页浏览型号LAN91C96I-MS的Datasheet PDF文件第65页浏览型号LAN91C96I-MS的Datasheet PDF文件第66页  
Non-PCI Single-Chip Full Duplex Ethernet Controller  
8.2  
Typical Flow of Events for Transmit (Auto Release = 1)  
S/W DRIVER  
MAC SIDE  
1
2
ISSUE ALLOCATE MEMORY FOR TX - N  
BYTES - the MMU attempts to allocate N bytes  
of RAM.  
WAIT FOR SUCCESSFUL COMPLETION  
CODE - Poll until the ALLOC INT bit is set or  
enable its mask bit and wait for the interrupt.  
The TX packet number is now at the Allocation  
Result Register.  
3
4
LOAD TRANSMIT DATA - Copy the TX packet  
number into the Packet Number Register. Write  
the Pointer Register, then use a block move  
operation from the upper layer transmit queue  
into the Data Register.  
ISSUE "ENQUEUE PACKET NUMBER TO TX  
FIFO" - This command writes the number  
present in the Packet Number Register into the  
TX FIFO. The transmission is now enqueued.  
No further CPU intervention is needed until a  
transmit interrupt is generated.  
5
The enqueued packet will be transferred to the  
MAC block as a function of TXENA (nTCR) bit  
and of the deferral process (1/2 duplex mode  
only) state.  
6
7
Transmit pages are released by transmit  
completion.  
a) The MAC generates a TXEMPTY interrupt  
upon  
a completion of a sequence of  
enqueued packets.  
b) If a TX failure occurs on any packets, TX  
INT is generated and TXENA is cleared,  
transmission sequence stops. The packet  
number of the failure packet is presented at  
the TX FIFO PORTS Register.  
8
a) SERVICE INTERRUPT – Read Interrupt  
Status Register, exit the interrupt service  
routine.  
b) Option 1) Release the packet.  
Option 2) Check the transmit status in the  
EPH STATUS Register, write the packet  
number of the current packet to the Packet  
Number Register, re-enable TXENA, then  
go to step 4 to start the TX sequence again.  
Rev. 11/18/2004  
Page 62  
SMSC DS – LAN91C96I  
DATASHEET  
 复制成功!