欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN91C111-NE 参数 Datasheet PDF下载

LAN91C111-NE图片预览
型号: LAN91C111-NE
PDF下载: 下载PDF文件 查看货源
内容描述: 10/100非PCI以太网单芯片MAC + PHY [10/100 Non-PCI Ethernet Single Chip MAC + PHY]
分类和应用: PC以太网局域网(LAN)标准
文件页数/大小: 142 页 / 1664 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN91C111-NE的Datasheet PDF文件第94页浏览型号LAN91C111-NE的Datasheet PDF文件第95页浏览型号LAN91C111-NE的Datasheet PDF文件第96页浏览型号LAN91C111-NE的Datasheet PDF文件第97页浏览型号LAN91C111-NE的Datasheet PDF文件第99页浏览型号LAN91C111-NE的Datasheet PDF文件第100页浏览型号LAN91C111-NE的Datasheet PDF文件第101页浏览型号LAN91C111-NE的Datasheet PDF文件第102页  
10/100 Non-PCI Ethernet Single Chip MAC + PHY  
Datasheet  
S/W DRIVER  
MAC SIDE  
8
SERVICE INTERRUPT – Read Interrupt Status  
Register, exit the interrupt service routine.  
Option 1) Release the packet.  
Option 2) Check the transmit status in the EPH  
STATUS Register, write the packet number of the  
current packet to the Packet Number Register, re-  
enable TXENA, then go to step 4 to start the TX  
sequence again.  
10.4  
Typical Flow of Event For Receive  
S/W DRIVER  
MAC SIDE  
1
2
ENABLE RECEPTION - By setting the RXEN bit.  
A packet is received with matching address. Memory  
is requested from MMU. A packet number is  
assigned to it. Additional memory is requested if  
more pages are needed.  
3
4
The internal DMA logic generates sequential  
addresses and writes the receive words into memory.  
The MMU does the sequential to physical address  
translation. If overrun, packet is dropped and  
memory is released.  
When the end of packet is detected, the status word  
is placed at the beginning of the receive packet in  
memory. Byte count is placed at the second word. If  
the CRC checks correctly the packet number is  
written into the RX FIFO. The RX FIFO, being not  
empty, causes RCV INT (interrupt) to be set. If CRC  
is incorrect the packet memory is released and no  
interrupt will occur.  
5
SERVICE INTERRUPT - Read the Interrupt Status  
Register and determine if RCV INT is set. The next  
receive packet is at receive area. (Its packet number  
can be read from the FIFO Ports Register). The  
software driver can process the packet by accessing  
the RX area, and can move it out to system memory  
if desired. When processing is complete the CPU  
issues the REMOVE AND RELEASE FROM TOP OF  
RX command to have the MMU free up the used  
memory and packet number.  
Revision 1.8 (07-13-05)  
SMSC LAN91C111-REV B  
DATA9S8HEET  
 复制成功!