欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN9116 参数 Datasheet PDF下载

LAN9116图片预览
型号: LAN9116
PDF下载: 下载PDF文件 查看货源
内容描述: 高效的单芯片10/100非PCI以太网控制器 [Highly Efficient Single-Chip 10/100 Non-PCI Ethernet Controller]
分类和应用: 控制器PC以太网局域网(LAN)标准
文件页数/大小: 126 页 / 1500 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN9116的Datasheet PDF文件第34页浏览型号LAN9116的Datasheet PDF文件第35页浏览型号LAN9116的Datasheet PDF文件第36页浏览型号LAN9116的Datasheet PDF文件第37页浏览型号LAN9116的Datasheet PDF文件第39页浏览型号LAN9116的Datasheet PDF文件第40页浏览型号LAN9116的Datasheet PDF文件第41页浏览型号LAN9116的Datasheet PDF文件第42页  
Highly Efficient Single-Chip 10/100 Non-PCI Ethernet Controller  
Datasheet  
Note 3.7 The host must do only read accesses prior to the ready bit being set.  
Once the READY bit is set, the LAN9116 is ready to resume normal operation. At this time the WUPS  
field can be cleared.  
3.10.2.2  
D2 Sleep  
In this state, as shown in Table 3.9, all clocks to the MAC and host bus are disabled, and the PHY is  
placed in a reduced power state. To enter this state, the EDPWRDOWN bit in register 17 of the PHY  
(Mode Control/Status register) must be set. This places the PHY in the Energy Detect mode. The  
PM_MODE bits in the PMT_CTRL register must then be set to 10b. Upon setting the PM_MODE bits,  
the LAN9116 will enter the D2 sleep state. The READY bit in PMT_CTRL is cleared when entering the  
D2 state.  
Note 3.8 If carrier is present when this state is entered detection will occur immediately.  
If properly enabled via the ED_EN and PME_EN bits, LAN9116 will assert the PME hardware signal  
upon detection of a valid carrier. Upon detection, the WUPS field in PMT_CTRL will be set to a 01b.  
Note 3.9 The PME interrupt status bit on the INT_STS register (PME_INT) is set regardless of the  
setting of PME_EN.  
A write to the BYTE_TEST register, regardless of whether a carrier was detected, will return LAN9116  
to the D0 state and will reset the PM_MODE field to the D0 state. As noted above, the host is required  
to check the READY bit and verify that it is set before attempting any other reads or writes of the  
device. Before LAN9116 is fully awake from this state the EDPWRDOWN bit in register 17 of the PHY  
must be cleared in order to wake the PHY. Do not attempt to clear the EDPWRDOWN bit until the  
READY bit is set. After clearing the EDPWRDOWN bit the LAN9116 is ready to resume normal  
operation. At this time the WUPS field can be cleared.  
Table 3.9 Power Management States  
LAN9116  
D0  
D1  
D2  
BLOCK  
(NORMAL OPERATION)  
(WOL)  
(ENERGY DETECT)  
PHY  
Full ON  
Full ON  
Full ON  
Energy Detect Power-Down  
OFF  
MAC Power  
Management  
RX Power Mgmt. Block  
On  
MAC and Host  
Interface  
Full ON  
Full ON  
OFF  
OFF  
OFF  
Internal Clock  
Full ON  
KEY  
CLOCK ON  
BLOCK DISABLED – CLOCK ON  
FULL OFF  
Revision 1.1 (05-17-05)  
SMSC LAN9116  
DATA3S8HEET