欢迎访问ic37.com |
会员登录 免费注册
发布采购

LAN8710I 参数 Datasheet PDF下载

LAN8710I图片预览
型号: LAN8710I
PDF下载: 下载PDF文件 查看货源
内容描述: MII / RMII 10/100以太网收发器, HP Auto-MDIX的和flexPWR技术在小尺寸 [MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX and flexPWR Technology in a Small Footprint]
分类和应用: 以太网局域网(LAN)标准
文件页数/大小: 79 页 / 1095 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号LAN8710I的Datasheet PDF文件第30页浏览型号LAN8710I的Datasheet PDF文件第31页浏览型号LAN8710I的Datasheet PDF文件第32页浏览型号LAN8710I的Datasheet PDF文件第33页浏览型号LAN8710I的Datasheet PDF文件第35页浏览型号LAN8710I的Datasheet PDF文件第36页浏览型号LAN8710I的Datasheet PDF文件第37页浏览型号LAN8710I的Datasheet PDF文件第38页  
®
MII/RMII 10/100 Ethernet Transceiver with HP Auto-MDIX and flexPWR Technology in a Small Footprint  
Datasheet  
applications and in production testing, where the same register can be written in all the transceivers  
using a single write transaction.  
The MDC signal is an aperiodic clock provided by the station management controller (SMC). The MDIO  
signal receives serial data (commands) from the controller SMC, and sends serial data (status) to the  
SMC. The minimum time between edges of the MDC is 160 ns. There is no maximum time between  
edges.  
The minimum cycle time (time between two consecutive rising or two consecutive falling edges) is 400  
ns. These modest timing requirements allow this interface to be easily driven by the I/O port of a  
microcontroller.  
The data on the MDIO line is latched on the rising edge of the MDC. The frame structure and timing  
of the data is shown in Figure 4.7 and Figure 4.8.  
The timing relationships of the MDIO signals are further described in Section 6.1, "Serial Management  
Interface (SMI) Timing," on page 55.  
Read Cycle  
MDC  
MDI0  
...  
D1  
D15 D14  
D0  
32 1's  
0
1
1
0
A4 A3 A2 A1 A0 R4 R3 R2 R1 R0  
...  
Start of  
Frame  
OP  
Code  
Turn  
Around  
Preamble  
PHY Address  
Register Address  
Data  
Data To Phy  
Data From Phy  
Figure 4.7 MDIO Timing and Frame Structure - READ Cycle  
Write Cycle  
MDC  
...  
D15 D14  
D1  
D0  
32 1's  
0
1
0
1
A4 A3 A2 A1 A0 R4 R3 R2 R1 R0  
PHY Address Register Address  
...  
MDIO  
Start of  
Frame  
OP  
Code  
Turn  
Around  
Preamble  
Data  
Data To Phy  
Figure 4.8 MDIO Timing and Frame Structure - WRITE Cycle  
Revision 1.0 (04-15-09)  
SMSC LAN8710/LAN8710i  
DATA3S4HEET