欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37B776 参数 Datasheet PDF下载

FDC37B776图片预览
型号: FDC37B776
PDF下载: 下载PDF文件 查看货源
内容描述: 增强的超级I / O控制器带唤醒特点 [ENHANCED SUPER I/O CONTROLLER WITH WAKE UP FEATURES]
分类和应用: 控制器
文件页数/大小: 196 页 / 566 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37B776的Datasheet PDF文件第24页浏览型号FDC37B776的Datasheet PDF文件第25页浏览型号FDC37B776的Datasheet PDF文件第26页浏览型号FDC37B776的Datasheet PDF文件第27页浏览型号FDC37B776的Datasheet PDF文件第29页浏览型号FDC37B776的Datasheet PDF文件第30页浏览型号FDC37B776的Datasheet PDF文件第31页浏览型号FDC37B776的Datasheet PDF文件第32页  
CONFIGURATION  
(CCR)  
CONTROL  
REGISTER  
Address 3F7 WRITE ONLY  
PC/AT and PS/2 Modes  
7
6
5
4
3
2
1
0
DRATE DRATE  
SEL1  
SEL0  
RESET  
COND.  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
1
0
BIT 0 and 1 DATA RATE SELECT 0 and 1  
These bits determine the data rate of the floppy  
controller. See Table 11 for the appropriate  
values.  
BIT 2 - 7 RESERVED  
Should be set to a logical "0"  
PS/2 Model 30 Mode  
7
6
5
4
3
2
1
0
NOPREC DRATE DRATE  
SEL1  
SEL0  
RESET  
COND.  
N/A  
N/A  
N/A  
N/A  
N/A  
N/A  
1
0
BIT 0 and 1 DATA RATE SELECT 0 and 1  
These bits determine the data rate of the floppy  
controller. See Table 11 for the appropriate  
values.  
BIT 3 - 7 RESERVED  
Should be set to a logical "0"  
Table 12 shows the state of the DENSEL pin.  
The DENSEL pin is set high after a hardware  
reset and is unaffected by the DOR and the  
DSR resets.  
BIT 2 NO PRECOMPENSATION  
This bit can be set by software, but it has no  
functionality. It can be read by bit 2 of the DSR  
when in Model 30 register mode. Unaffected by  
software reset.  
28  
 复制成功!