欢迎访问ic37.com |
会员登录 免费注册
发布采购

FDC37B72X_07 参数 Datasheet PDF下载

FDC37B72X_07图片预览
型号: FDC37B72X_07
PDF下载: 下载PDF文件 查看货源
内容描述: 128引脚增强型超级I / O控制器,支持ACPI [128 Pin Enhanced Super I/O Controller with ACPI Support]
分类和应用: 控制器
文件页数/大小: 238 页 / 816 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号FDC37B72X_07的Datasheet PDF文件第178页浏览型号FDC37B72X_07的Datasheet PDF文件第179页浏览型号FDC37B72X_07的Datasheet PDF文件第180页浏览型号FDC37B72X_07的Datasheet PDF文件第181页浏览型号FDC37B72X_07的Datasheet PDF文件第183页浏览型号FDC37B72X_07的Datasheet PDF文件第184页浏览型号FDC37B72X_07的Datasheet PDF文件第185页浏览型号FDC37B72X_07的Datasheet PDF文件第186页  
NAME  
REG INDEX  
DEFINITION  
STATE  
The following signals are latched to detect and hold  
the soft power event (Type 1) (Note 1)  
Bit[0] RXD1: UART 1 Receive Data; high to low  
transition on the pin, cleared by a read of  
this register  
Bit[1] RXD2: UART 2 Receive Data; high to low  
transition on the pin, cleared by a read of  
this register  
Bit[3] RING Status bit “RING_STS”; Latched, cleared  
on read.  
0= nRING input did not occur.  
1= Ring indicator input occurred on the nRING pin  
and, if enabled, caused the wakeup  
(activated nPowerOn)  
Bit[5:4] Reserved  
The following signal is latched to detect and hold the  
soft power event (Type 3) (Note 1) but the output of  
the latch does not feed into the power down circuitry:  
Bit[2] Button: Button pressed, Cleared by a read of  
this register  
Bits[7:6] Reserved  
Delay 2 Time Set  
Register  
0xB8 R/W  
This register is used to set Delay 2 (for Soft Power  
Management) to a value from 500 msec to 32 sec.  
The default value is 500msec. Engineering Note:  
this delay is started if OFF_EN is enabled and  
OFF_DLY was set and a Button Input comes in.  
C
Default = 0x00  
on VTR POR  
Bits[5:0] The value of these bits correspond to the  
delay time as follows:  
000000= 500msec min to 510msec max  
000001= 1sec min to 1.01sec max  
000010= 1.5sec min to 1.51sec max  
000011= 2sec min to 2.01sec max  
...  
111111 = 32sec min to 32.01sec max  
Bits[7:6] Reserved  
IRQ Mux Control  
Register  
0XC0 R/W  
This register is used to configure the IRQs, including  
PME, SCI and SMI.  
Bit[0] Serial/Parallel IRQs  
0=Serial IRQs are used  
1=Parallel IRQS are used  
Default = 0x00  
on Vbat POR  
Note 1: This bit does not control the SCI or SMI  
183  
 复制成功!