欢迎访问ic37.com |
会员登录 免费注册
发布采购

EMC1403-1-AIZL-TR 参数 Datasheet PDF下载

EMC1403-1-AIZL-TR图片预览
型号: EMC1403-1-AIZL-TR
PDF下载: 下载PDF文件 查看货源
内容描述: 1°C温度传感器与beta补偿 [1∑C Temperature Sensor with Beta Compensation]
分类和应用: 传感器换能器温度传感器输出元件
文件页数/大小: 42 页 / 732 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号EMC1403-1-AIZL-TR的Datasheet PDF文件第34页浏览型号EMC1403-1-AIZL-TR的Datasheet PDF文件第35页浏览型号EMC1403-1-AIZL-TR的Datasheet PDF文件第36页浏览型号EMC1403-1-AIZL-TR的Datasheet PDF文件第37页浏览型号EMC1403-1-AIZL-TR的Datasheet PDF文件第38页浏览型号EMC1403-1-AIZL-TR的Datasheet PDF文件第40页浏览型号EMC1403-1-AIZL-TR的Datasheet PDF文件第41页浏览型号EMC1403-1-AIZL-TR的Datasheet PDF文件第42页  
1°C Temperature Sensor with Beta Compensation  
Datasheet  
Bit 0 - IHIGH - This bit is set when the Internal Diode channel exceeds its programmed high limit.  
6.16 Low Limit Status Register  
Table 6.20 Low Limit Status Register  
ADDR.  
R/W  
REGISTER  
B7  
B6  
B5  
B4  
B3  
B2  
B1  
B0  
DEFAULT  
Low Limit  
Status  
E3L  
OW  
E2L  
OW  
36h  
R-C  
-
-
-
-
E1LOW  
ILOW  
00h  
The Low Limit Status Register contains the status bits that are set when a temperature channel drops  
below the low limit. If any of these bits are set, then the LOW status bit in the Status Register is set.  
Reading from the Low Limit Status Register will clear all bits. Reading from the register will also clear  
the LOW status bit in the Status Register.  
The ALERT pin will be set if the programmed number of consecutive alert counts have been met and  
any of these status bits are set.  
The status bits will remain set until read unless the ALERT pin is configured as a comparator output  
(see Section 5.3.2).  
Bit 3 - E3LOW - This bit is set when the External Diode 3 channel drops below its programmed low  
limit.  
Bit 2 - E2LOW - This bit is set when the External Diode 2 channel drops below its programmed low  
limit.  
Bit 1 - E1LOW - This bit is set when the External Diode 1 channel drops below its programmed low  
limit.  
Bit 0 - ILOW - This bit is set when the Internal Diode channel drops below its programmed low limit.  
6.17 THERM Limit Status Register  
Table 6.21 THERM Limit Status Register  
ADDR.  
R/W  
REGISTER  
B7  
B6  
B5  
B4  
B3  
B2  
B1  
B0  
DEFAULT  
-
THERM  
Limit Status  
E3  
E2  
THERM  
E1  
THERM  
37h  
R-C  
-
-
-
-
THERM  
ITHERM  
00h  
The THERM Limit Status Register contains the status bits that are set when a temperature channel  
THERM Limit is exceeded. If any of these bits are set, then the THERM status bit in the Status Register  
is set. Reading from the THERM Limit Status Register will not clear the status bits. Once the  
temperature drops below the THERM Limit minus the THERM Hysteresis, the corresponding status  
bits will be automatically cleared. The THERM bit in the Status Register will be cleared when all  
individual channel THERM bits are cleared.  
Bit 3 - E3THERM - This bit is set when the External Diode 3 channel exceeds it’s programmed THERM  
Limit. When set, this bit will assert the THERM pin.  
Bit 2 - E2THERM - This bit is set when the External Diode 2 channel exceeds it’s programmed THERM  
Limit. When set, this bit will assert the THERM pin.  
Bit 1 - E1THERM - This bit is set when the External Diode 1 channel exceeds it’s programmed THERM  
limit. When set, this bit will assert the THERM pin.  
SMSC EMC1403/EMC1404  
Revision 1.16 (03-15-07)  
DATA3S9HEET