欢迎访问ic37.com |
会员登录 免费注册
发布采购

COM200221 参数 Datasheet PDF下载

COM200221图片预览
型号: COM200221
PDF下载: 下载PDF文件 查看货源
内容描述: 10 Mbps的ARCNET ( ANSI 878.1 )控制器2Kx8片上RAM [10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Chip RAM]
分类和应用: 控制器
文件页数/大小: 82 页 / 509 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号COM200221的Datasheet PDF文件第40页浏览型号COM200221的Datasheet PDF文件第41页浏览型号COM200221的Datasheet PDF文件第42页浏览型号COM200221的Datasheet PDF文件第43页浏览型号COM200221的Datasheet PDF文件第45页浏览型号COM200221的Datasheet PDF文件第46页浏览型号COM200221的Datasheet PDF文件第47页浏览型号COM200221的Datasheet PDF文件第48页  
10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Chip RAM  
Datasheet  
Table 6.11 - Setup 2 Register  
BIT  
BIT NAME  
SYMBOL  
DESCRIPTION  
7
Read Bus Timing  
Select  
RBUSTMG  
This bit is used to Disable/Enable the High Speed CPU Read  
function for High Speed CPU bus support. RBUSTMG=0: Disable  
(Default), RBUSTMG=1: Enable. That is, if BUSTMG (pin 26) = 1  
and RBUSTMG = 1, High Speed CPU Read operations are  
enabled. It does not influence write operation. High speed CPU  
Read operation is only for non-multiplexed bus.  
6
Reserved  
This bit is undefined.  
5,4  
Clock Multiplier  
CKUP1, 0  
Higher frequency clocks are generated from the 20 MHz crystal  
through the selection of these two bits as shown. This clock  
multiplier is powered-down on default. After changing the CKUP1  
and CKUP0 bits, the ARCNET core operation is stopped and the  
internal PLL in the clock multiplier is awakened and it starts to  
generate the 40 MHz. The lock out time of the internal PLL is 8μSec  
typically. After 1 mS it is necessary to write command data '18H' to  
command register for re-starting the ARCNET core operation. EF  
bit must be ‘1’ if the data rate is over 5Mbps.  
CAUTION: Changing the CKUP1 and CKUP0 bits must be one  
time or less after releasing a hardware reset.  
CKUP1  
CKUP0  
Clock Frequency (Data Rate)  
20 MHz (Up to 2.5Mbps) Default  
40 MHz (Up to 5Mbps)  
Reserved  
0
0
1
1
0
1
0
1
80 MHz (Only 10Mbps)  
Note: After changing the CKUP1 or CKUP0 bits, it is necessary to  
write a command data '18H' to the command register.  
Because after changing the CKUP [1, 0] bits, the internal  
operation is stopped temporarily. The writing of the  
command is to start the operation.  
These initializing steps are shown below.  
1. Hardware reset (Power ON)  
2. Change CKUP[1, 0] bit  
3. Wait 1mSec (wait until stable oscillation)  
4. Write command '18H' (start internal operation)  
5. Start initializing routine (Execute existing software)  
3
2
Enhanced Functions  
EF  
This bit is used to enable the new enhanced functions in the  
COM20022I. EF = 0: Disable (Default), EF = 1: Enable. If EF = 0,  
the timing and function is the same as in the COM20020, Revision  
B. See appendix “A”. EF bit must be ‘1’ if the data rate is over  
5Mbps.  
EF bit should be ‘1’ for new design customers.  
EF bit should be ‘0’ for replacement customers.  
No Synchronous  
NOSYNC  
This bit is used to enable the SYNC command during initialization.  
NOSYNC= 0, Enable (Default) The line must be idle for the RAM  
initialization sequence to be written. NOSYNC= 1, Disable:) The line  
does not have to be idle for the RAM initialization sequence to be  
written. See appendix “A”.  
Revision 09-27-07  
Page 44  
SMSC COM20022I  
DATASHEET  
 复制成功!