欢迎访问ic37.com |
会员登录 免费注册
发布采购

COM200221 参数 Datasheet PDF下载

COM200221图片预览
型号: COM200221
PDF下载: 下载PDF文件 查看货源
内容描述: 10 Mbps的ARCNET ( ANSI 878.1 )控制器2Kx8片上RAM [10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Chip RAM]
分类和应用: 控制器
文件页数/大小: 82 页 / 509 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号COM200221的Datasheet PDF文件第17页浏览型号COM200221的Datasheet PDF文件第18页浏览型号COM200221的Datasheet PDF文件第19页浏览型号COM200221的Datasheet PDF文件第20页浏览型号COM200221的Datasheet PDF文件第22页浏览型号COM200221的Datasheet PDF文件第23页浏览型号COM200221的Datasheet PDF文件第24页浏览型号COM200221的Datasheet PDF文件第25页  
10 Mbps ARCNET (ANSI 878.1) Controller with 2Kx8 On-Chip RAM  
Datasheet  
DREQ  
nWR  
DMAEN bit  
minimum 4TARB  
Writing Address  
Pointer Low  
TARB is the ARBITRATION Clock Period. It depends on the TOPR and  
SLOW-ARB bit. TOPR is the period of operation clock frequency (output  
of the clock multiplier). It depends on the CKUP1 and CKUP0 bits.  
TARB = TOPR @ SLOW-ARB = 0  
TARB = 2 TOPR @ SLOW-ARB = 1  
Figure 5.3 - DREQ Pin First Assertion Timing for All DMA Modes  
As an example of gating by cycle, in an ISA bus system, the Refresh period is 15μS. Continuous transfer  
by DMA must be less than 15μS to prevent blocking by the Refresh cycle. A DMA cycle of consecutive  
DMA cycles is approximately 1uS. The DMA overhead time is approximately 2.5μS. The Refresh  
execution time is 500nS. This computes to 15μS - 2.5μS - 500nS = 12μS or 12 cycles. Therefore the  
DREQ pin must be negated every 12 cycles. Figure 5.4 illustrates the rough timing of the Programmable-  
Burst mode DMA transfer.  
SMSC COM20022I  
Page 21  
Revision 09-27-07  
DATASHEET  
 复制成功!