欢迎访问ic37.com |
会员登录 免费注册
发布采购

COM20019ILJP 参数 Datasheet PDF下载

COM20019ILJP图片预览
型号: COM20019ILJP
PDF下载: 下载PDF文件 查看货源
内容描述: 低成本ARCNET ( ANSI 878.1 )控制器2K ×8板载RAM [Low Cost ARCNET (ANSI 878.1) Controller with 2K x 8 On-Board RAM]
分类和应用: 微控制器和处理器串行IO控制器通信控制器外围集成电路数据传输局域网时钟
文件页数/大小: 65 页 / 384 K
品牌: SMSC [ SMSC CORPORATION ]
 浏览型号COM20019ILJP的Datasheet PDF文件第1页浏览型号COM20019ILJP的Datasheet PDF文件第2页浏览型号COM20019ILJP的Datasheet PDF文件第3页浏览型号COM20019ILJP的Datasheet PDF文件第5页浏览型号COM20019ILJP的Datasheet PDF文件第6页浏览型号COM20019ILJP的Datasheet PDF文件第7页浏览型号COM20019ILJP的Datasheet PDF文件第8页浏览型号COM20019ILJP的Datasheet PDF文件第9页  
Low Cost ARCNET (ANSI 878.1) Controller with 2K x 8 On-Board RAM
6.8.2
Abnormal Results:...............................................................................................................................43
6.9
OSCILLATOR ............................................................................................................................................43
Chapter 7
7.1
7.2
OPERATIONAL DESCRIPTION .......................................................................................... 45
MAXIMUM GUARANTEED RATINGS*......................................................................................................45
DC ELECTRICAL CHARACTERISTICS ....................................................................................................45
Chapter 8
Chapter 9
9.1
9.2
10.1
10.2
TIMING DIAGRAMS............................................................................................................. 48
Package Outlines ................................................................................................................. 60
28 Pin PLCC Package Outline and Parameters.........................................................................................60
48 Pin TQFP Package Outline and Parameters.........................................................................................61
Chapter 10
Chapter 11
APPENDIX A........................................................................................................................ 62
NOSYNC Bit ...........................................................................................................................................62
EF Bit......................................................................................................................................................62
APPENDIX B:....................................................................................................................... 65
LIST OF FIGURES
Figure 3.1 - COM20019I OPERATION ........................................................................................................................10
Figure 5.1 - MULTIPLEXED, 8051-LIKE BUS INTERFACE WITH RS-485 INTERFACE ............................................16
Figure 5.2 - NON-MULTIPLEXED, 6801-LIKE BUS INTERFACE WITH RS-485 INTERFACE...................................17
Figure 5.3 - HIGH SPEED CPU BUS TIMING - INTEL CPU MODE............................................................................18
Figure 5.4 - COM20019I NETWORK USING RS-485 DIFFERENTIAL TRANSCEIVERS...........................................20
Figure 5.5 - INTERNAL BLOCK DIAGRAM ..................................................................................................................21
Figure 6.1 - SEQUENTIAL ACCESS OPERATION ......................................................................................................34
Figure 6.2 - RAM BUFFER PACKET CONFIGURATION .............................................................................................37
Figure 6.3 - COMMAND CHAINING STATUS REGISTER QUEUE..............................................................................39
Figure 7.1 - AC MEASUREMENTS ..............................................................................................................................47
Figure 8.1 - MULTIPLEXED BUS, 68XX-LIKE CONTROL SIGNALS; READ CYCLE .................................................48
Figure 8.2 - MULTIPLEXED BUS, 80XX-LIKE CONTROL SIGNALS; READ CYCLE .................................................49
Figure 8.3 - MULTIPLEXED BUS, 68XX-LIKE CONTROL SIGNALS; WRITE CYCLE................................................50
Figure 8.4 - MULTIPLEXED BUS, 80XX-LIKE CONTROL SIGNALS; WRITE CYCLE................................................51
Figure 8.5 - NON-MULTIPLEXED BUS, 80XX-LIKE CONTROL SIGNALS; READ CYCLE ........................................52
Figure 8.6 - NON-MULTIPLEXED BUS, 80XX-LIKE CONTROL SIGNALS; READ CYCLE ........................................53
Figure 8.7 - NON-MULTIPLEXED BUS, 68XX-LIKE CONTROL SIGNALS; READ CYCLE ........................................54
Figure 8.8 - NON-MULTIPLEXED BUS, 68XX-LIKE CONTROL SIGNALS; READ CYCLE ........................................55
Figure 8.9 - NON-MULTIPLEXED BUS, 80XX-LIKE CONTROL SIGNALS; WRITE CYCLE ......................................56
Figure 8.10 - NON-MULTIPLEXED BUS, 68XX-LIKE CONTROL SIGNALS; WRITE CYCLE ....................................57
Figure 8.11 - BACKPLANE MODE TRANSMIT OR RECEIVE TIMING.......................................................................58
Figure 8.12 - TTL INPUT TIMING ON XTAL1 PIN .......................................................................................................59
Figure 8.13 - RESET AND INTERRUPT TIMING ........................................................................................................59
Figure 10.1 - EFFECT OF THE EB BIT ON THE TA/RI BIT ........................................................................................63
Figure 11.1 - EXAMPLE OF INTERFACE CIRCUIT DIAGRAM TO ISA BUS .............................................................65
LIST OF TABLES
Table 5.1 - Typical Media .............................................................................................................................................22
Table 6.1 - Read Register Summary.............................................................................................................................23
Table 6.2 - Write Register Summary ............................................................................................................................24
Table 6.3 - Status Register ...........................................................................................................................................27
Table 6.4 - Diagnostic Status Register..........................................................................................................................28
Table 6.5 - Command Register.....................................................................................................................................29
Table 6.6 - Address Pointer High Register ....................................................................................................................30
Table 6.7 - Address Pointer Low Register.....................................................................................................................30
Table 6.8 - Sub Address Register .................................................................................................................................31
Table 6.9 - Configuration Register ................................................................................................................................31
Table 6.10 - Setup 1 Register .......................................................................................................................................32
Table 6.11 - Setup 2 Register .......................................................................................................................................33
Rev. 03-07-06
Page 4
SMSC COM20019I
DATASHEET