欢迎访问ic37.com |
会员登录 免费注册
发布采购

ST7628 参数 Datasheet PDF下载

ST7628图片预览
型号: ST7628
PDF下载: 下载PDF文件 查看货源
内容描述: 65K彩色点阵LCD控制器/驱动器 [65K Color Dot Matrix LCD Controller/Driver]
分类和应用: 驱动器控制器
文件页数/大小: 213 页 / 2478 K
品牌: SITRONIX [ SITRONIX TECHNOLOGY CO., LTD. ]
 浏览型号ST7628的Datasheet PDF文件第40页浏览型号ST7628的Datasheet PDF文件第41页浏览型号ST7628的Datasheet PDF文件第42页浏览型号ST7628的Datasheet PDF文件第43页浏览型号ST7628的Datasheet PDF文件第45页浏览型号ST7628的Datasheet PDF文件第46页浏览型号ST7628的Datasheet PDF文件第47页浏览型号ST7628的Datasheet PDF文件第48页  
ST7628  
7.7 POWER LEVEL DEFINITION  
7.7.1 Power ON/OFF SEQUENCE  
VDDI and VDDA can be applied in any order. (VDDI=VDD, VDDA=VDD2, VDD3, VDD4, VDD5)  
VDDI and VDDA can be powered down in any order.  
During power off, if LCD is in the Sleep Out mode, VDDA and VDDI must be powered down minimum 120msec after /RST  
has been released.  
During power off, if LCD is in the Sleep In mode, VDDI or VDDA can be powered down minimum 0msec after /RST has  
been released.  
/CS can be applied at any timing or can be permanently grounded. /RST has priority over /CS.  
There will be no damage to the display module if the power sequences are not met.  
There will be no abnormal visible effects on the display panel during the Power On/Off Sequences.  
There will be no abnormal visible effects on the display between end of Power On Sequence and before receiving Sleep  
Out command. Also between receiving Sleep In command and Power Off Sequence.  
If /RST line is not held stable by host during Power On Sequence as defined in Sections case1 and case2, then it will be  
necessary to apply a Hardware Reset (/RST) after Host Power On Sequence is complete to ensure correct operation.  
Otherwise function is not guaranteed.  
The power on/off sequence is illustrated below:  
Case 1 – /RST line is held High or Unstable by Host at Power On  
If /RST line is held High or unstable by the host during Power On, then a Hardware Reset must be applied after both VDDA  
and VDDI have been applied – otherwise correct functionality is not guaranteed. There is no timing restriction upon this  
hardware reset.  
Note: Unless otherwise specified, timings herein show cross point at 50% of signal/power level.  
Ver 1.4  
44/213  
2008/08  
 复制成功!