Si8440/41/42/45
Table 5. Electrical Characteristics1 (Continued)
(VDD1 = 2.70 V, VDD2 = 2.70 V, TA = –40 to 125 ºC; applies to narrow and wide-body SOIC packages)
Parameter
Symbol
Test Condition
Min
Typ
Max
Unit
Si844xBx
Maximum Data Rate
Minimum Pulse Width
Propagation Delay
Pulse Width Distortion
0
—
—
150
6.0
9.5
2.5
Mbps
ns
—
3.0
—
t
, t
See Figure 2
See Figure 2
6.0
1.5
ns
PHL PLH
PWD
ns
|t
- t
|
PLH PHL
3
Propagation Delay Skew
Channel-Channel Skew
All Models
t
—
—
2.0
0.5
3.0
1.8
ns
ns
PSK(P-P)
t
PSK
Output Rise Time
t
C = 15 pF
See Figure 2
—
—
—
4.8
3.2
25
6.5
4.6
—
ns
ns
r
L
Output Fall Time
t
C = 15 pF
f
L
See Figure 2
Common Mode Transient
CMTI
V = V or 0 V
kV/µs
I
DD
Immunity at Logic Low Output
4
Enable to Data Valid
t
t
See Figure 1
See Figure 1
—
—
—
5.0
7.0
15
8.0
9.2
40
ns
ns
µs
en1
en2
4
Enable to Data Tri-State
4,5
Start-up Time
t
SU
1. Specifications in this table are also valid at VDD1 = 2.6 V and VDD2 = 2.6 V when the operating temperature range is
constrained to TA = 0 to 85 °C.
2. The nominal output impedance of an isolator driver channel is approximately 85 , ±40%, which is a combination of the
value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads
where transmission line effects will be a factor, output pins should be appropriately terminated with controlled
impedance PCB traces.
3. tPSK(P-P) is the magnitude of the difference in propagation delay times measured between different units operating at
the same supply voltages, load, and ambient temperature.
4. See "3. Errata and Design Migration Guidelines" on page 25 for more details.
5. Start-up time is the time period from the application of power to valid data at the output.
14
Rev. 1.5