欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第267页浏览型号C8051F502-IM的Datasheet PDF文件第268页浏览型号C8051F502-IM的Datasheet PDF文件第269页浏览型号C8051F502-IM的Datasheet PDF文件第270页浏览型号C8051F502-IM的Datasheet PDF文件第272页浏览型号C8051F502-IM的Datasheet PDF文件第273页浏览型号C8051F502-IM的Datasheet PDF文件第274页浏览型号C8051F502-IM的Datasheet PDF文件第275页  
C8051F50x-F51x  
SFR Definition 26.2. TCON: Timer Control  
Bit  
7
6
5
4
3
2
1
0
TF1  
TR1  
TF0  
TR0  
IE1  
IT1  
IE0  
IT0  
Name  
Type  
Reset  
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
R/W  
0
SFR Address = 0x88; Bit-Addressable; SFR Page = All Pages  
Bit  
Name  
Function  
7
TF1  
Timer 1 Overflow Flag.  
Set to 1 by hardware when Timer 1 overflows. This flag can be cleared by software  
but is automatically cleared when the CPU vectors to the Timer 1 interrupt service  
routine.  
6
5
TR1  
TF0  
Timer 1 Run Control.  
Timer 1 is enabled by setting this bit to 1.  
Timer 0 Overflow Flag.  
Set to 1 by hardware when Timer 0 overflows. This flag can be cleared by software  
but is automatically cleared when the CPU vectors to the Timer 0 interrupt service  
routine.  
4
3
TR0  
IE1  
Timer 0 Run Control.  
Timer 0 is enabled by setting this bit to 1.  
External Interrupt 1.  
This flag is set by hardware when an edge/level of type defined by IT1 is detected. It  
can be cleared by software but is automatically cleared when the CPU vectors to the  
External Interrupt 1 service routine in edge-triggered mode.  
2
IT1  
Interrupt 1 Type Select.  
This bit selects whether the configured INT1 interrupt will be edge or level sensitive.  
INT1 is configured active low or high by the IN1PL bit in the IT01CF register (see  
SFR Definition 14.7).  
0: INT1 is level triggered.  
1: INT1 is edge triggered.  
1
0
IE0  
IT0  
External Interrupt 0.  
This flag is set by hardware when an edge/level of type defined by IT1 is detected. It  
can be cleared by software but is automatically cleared when the CPU vectors to the  
External Interrupt 0 service routine in edge-triggered mode.  
Interrupt 0 Type Select.  
This bit selects whether the configured INT0 interrupt will be edge or level sensitive.  
INT0 is configured active low or high by the IN0PL bit in register IT01CF (see SFR  
Definition 14.7).  
0: INT0 is level triggered.  
1: INT0 is edge triggered.  
Rev. 1.1  
271  
 复制成功!