欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F502-IM 参数 Datasheet PDF下载

C8051F502-IM图片预览
型号: C8051F502-IM
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路PC时钟
文件页数/大小: 312 页 / 2813 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F502-IM的Datasheet PDF文件第253页浏览型号C8051F502-IM的Datasheet PDF文件第254页浏览型号C8051F502-IM的Datasheet PDF文件第255页浏览型号C8051F502-IM的Datasheet PDF文件第256页浏览型号C8051F502-IM的Datasheet PDF文件第258页浏览型号C8051F502-IM的Datasheet PDF文件第259页浏览型号C8051F502-IM的Datasheet PDF文件第260页浏览型号C8051F502-IM的Datasheet PDF文件第261页  
C8051F50x-F51x  
25.5. Serial Clock Phase and Polarity  
Four combinations of serial clock phase and polarity can be selected using the clock control bits in the  
SPI0 Configuration Register (SPI0CFG). The CKPHA bit (SPI0CFG.5) selects one of two clock phases  
(edge used to latch the data). The CKPOL bit (SPI0CFG.4) selects between an active-high or active-low  
clock. Both master and slave devices must be configured to use the same clock phase and polarity. SPI0  
should be disabled (by clearing the SPIEN bit, SPI0CN.0) when changing the clock phase or polarity. The  
clock and data line relationships for master mode are shown in Figure 25.5. For slave mode, the clock and  
data relationships are shown in Figure 25.6 and Figure 25.7. CKPHA must be set to 0 on both the master  
and slave SPI when communicating between two of the following devices: C8051F04x, C8051F06x,  
C8051F12x, C8051F31x, C8051F32x, and C8051F33x.  
The SPI0 Clock Rate Register (SPI0CKR) as shown in SFR Definition 25.3 controls the master mode  
serial clock frequency. This register is ignored when operating in slave mode. When the SPI is configured  
as a master, the maximum data transfer rate (bits/sec) is one-half the system clock frequency or 12.5 MHz,  
whichever is slower. When the SPI is configured as a slave, the maximum data transfer rate (bits/sec) for  
full-duplex operation is 1/10 the system clock frequency, provided that the master issues SCK, NSS (in 4-  
wire slave mode), and the serial input data synchronously with the slave’s system clock. If the master  
issues SCK, NSS, and the serial input data asynchronously, the maximum data transfer rate (bits/sec)  
must be less than 1/10 the system clock frequency. In the special case where the master only wants to  
transmit data to the slave and does not need to receive data from the slave (i.e. half-duplex operation), the  
SPI slave can receive data at a maximum data transfer rate (bits/sec) of 1/4 the system clock frequency.  
This is provided that the master issues SCK, NSS, and the serial input data synchronously with the slave’s  
system clock.  
SCK  
(CKPOL=0, CKPHA=0)  
SCK  
(CKPOL=0, CKPHA=1)  
SCK  
(CKPOL=1, CKPHA=0)  
SCK  
(CKPOL=1, CKPHA=1)  
MISO/MOSI  
MSB  
Bit 6  
Bit 5  
Bit 4  
Bit 3  
Bit 2  
Bit 1  
Bit 0  
NSS (Must Remain High  
in Multi-Master Mode)  
Figure 25.5. Master Mode Data/Clock Timing  
Rev. 1.1  
257  
 复制成功!