欢迎访问ic37.com |
会员登录 免费注册
发布采购

C8051F336 参数 Datasheet PDF下载

C8051F336图片预览
型号: C8051F336
PDF下载: 下载PDF文件 查看货源
内容描述: 混合信号ISP功能的Flash MCU系列 [Mixed Signal ISP Flash MCU Family]
分类和应用: 微控制器和处理器外围集成电路
文件页数/大小: 234 页 / 3348 K
品牌: SILICON [ SILICON ]
 浏览型号C8051F336的Datasheet PDF文件第76页浏览型号C8051F336的Datasheet PDF文件第77页浏览型号C8051F336的Datasheet PDF文件第78页浏览型号C8051F336的Datasheet PDF文件第79页浏览型号C8051F336的Datasheet PDF文件第81页浏览型号C8051F336的Datasheet PDF文件第82页浏览型号C8051F336的Datasheet PDF文件第83页浏览型号C8051F336的Datasheet PDF文件第84页  
C8051F336/7/8/9  
SFR Definition 12.6. PSW: Program Status Word  
Bit  
7
CY  
R/W  
0
6
AC  
R/W  
0
5
F0  
R/W  
0
4
3
2
OV  
R/W  
0
1
F1  
R/W  
0
0
Name  
Type  
Reset  
RS[1:0]  
R/W  
PARITY  
R
0
0
0
SFR Address = 0xD0; Bit-Addressable  
Bit  
Name  
Function  
7
CY  
Carry Flag.  
This bit is set when the last arithmetic operation resulted in a carry (addition) or a bor-  
row (subtraction). It is cleared to logic 0 by all other arithmetic operations.  
6
AC  
Auxiliary Carry Flag.  
This bit is set when the last arithmetic operation resulted in a carry into (addition) or a  
borrow from (subtraction) the high order nibble. It is cleared to logic 0 by all other arith-  
metic operations.  
5
F0  
User Flag 0.  
This is a bit-addressable, general purpose flag for use under software control.  
4:3  
RS[1:0] Register Bank Select.  
These bits select which register bank is used during register accesses.  
00: Bank 0, Addresses 0x00-0x07  
01: Bank 1, Addresses 0x08-0x0F  
10: Bank 2, Addresses 0x10-0x17  
11: Bank 3, Addresses 0x18-0x1F  
2
OV  
Overflow Flag.  
This bit is set to 1 under the following circumstances:  
An ADD, ADDC, or SUBB instruction causes a sign-change overflow.  
A MUL instruction results in an overflow (result is greater than 255).  
A DIV instruction causes a divide-by-zero condition.  
The OV bit is cleared to 0 by the ADD, ADDC, SUBB, MUL, and DIV instructions in all  
other cases.  
1
0
F1  
User Flag 1.  
This is a bit-addressable, general purpose flag for use under software control.  
PARITY Parity Flag.  
This bit is set to logic 1 if the sum of the eight bits in the accumulator is odd and cleared  
if the sum is even.  
80  
Rev. 0.2  
 复制成功!