欢迎访问ic37.com |
会员登录 免费注册
发布采购

SX1231 参数 Datasheet PDF下载

SX1231图片预览
型号: SX1231
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗集成的UHF收发器 [Low Power Integrated UHF Transceiver]
分类和应用:
文件页数/大小: 78 页 / 889 K
品牌: SEMTECH [ SEMTECH CORPORATION ]
 浏览型号SX1231的Datasheet PDF文件第48页浏览型号SX1231的Datasheet PDF文件第49页浏览型号SX1231的Datasheet PDF文件第50页浏览型号SX1231的Datasheet PDF文件第51页浏览型号SX1231的Datasheet PDF文件第53页浏览型号SX1231的Datasheet PDF文件第54页浏览型号SX1231的Datasheet PDF文件第55页浏览型号SX1231的Datasheet PDF文件第56页  
SX1231  
ADVANCED COMMUNICATIONS & SENSING  
DATASHEET  
The transmission of packet data is initiated by the Packet Handler only if the chip is in Tx mode and the transmission  
condition defined by TxStartCondition is fulfilled. If transmission condition is not fulfilled then the packet handler transmits a  
preamble sequence until the condition is met. This happens only if the preamble length /= 0, otherwise it transmits a zero or  
one until the condition is met to transmit the packet data.  
The transmission condition itself is defined as:  
Š if TxStartCondition = 1, the packet handler waits until the first byte is written into the FIFO, then it starts sending the  
preamble followed by the sync word and user payload  
Š If TxStartCondition = 0, the packet handler waits until the number of bytes written in the FIFO is equal to the number  
defined in RegFifoThresh + 1  
Š If the condition for transmission was already fulfilled i.e. the FIFO was filled in Sleep/Stdby then the transmission of  
packet starts immediately on enabling Tx  
5.5.4. Rx Processing (without AES)  
In Rx mode the packet handler extracts the user payload to the FIFO by performing the following operations:  
Š Receiving the preamble and stripping it off  
Š Detecting the Sync word and stripping it off  
Š Optional DC-free decoding of data  
Š Optionally checking the address byte  
Š Optionally checking CRC and reflecting the result on CrcOk.  
Only the payload (including optional address and length fields) is made available in the FIFO.  
When the Rx mode is enabled the demodulator receives the preamble followed by the detection of sync word. If fixed  
length packet format is enabled then the number of bytes received as the payload is given by the PayloadLength  
parameter.  
In variable length mode the first byte received after the sync word is interpreted as the length of the received packet. The  
internal length counter is initialized to this received length. The PayloadLength register is set to a value which is greater  
than the maximum expected length of the received packet. If the received length is greater than the maximum length stored  
in PayloadLength register the packet is discarded otherwise the complete packet is received.  
If the address check is enabled then the second byte received in case of variable length and first byte in case of fixed  
length is the address byte. If the address matches to the one in the NodeAddress field, reception of the data continues  
otherwise it's stopped. The CRC check is performed if CrcOn = 1 and the result is available in CrcOk indicating that the  
CRC was successful. An interrupt (PayloadReady) is also generated on DIO0 as soon as the payload is available in the  
FIFO. The payload available in the FIFO can also be read in Sleep/Standby mode.  
If the CRC fails the PayloadReady interrupt is not generated and the FIFO is cleared. This function can be overridden by  
setting CrcAutoClearOff = 1, forcing the availability of PayloadReady interrupt and the payload in the FIFO even if the CRC  
fails.  
5.5.5. AES  
AES is the symmetric-key block cipher that provides the cryptographic capabilities to the transceiver. The system proposed  
can work with 128-bit long fixed keys. The fixed key is stored in a 16-byte write only user configuration register, which  
retains its value in Sleep mode.  
Rev 2 - Nov 2009  
Page 52  
www.semtech.com  
 复制成功!