欢迎访问ic37.com |
会员登录 免费注册
发布采购

EP610JM-35 参数 Datasheet PDF下载

EP610JM-35图片预览
型号: EP610JM-35
PDF下载: 下载PDF文件 查看货源
内容描述: 高性能,高达100 MHz的16个宏单元的经典EPLD流水线数据传输速率 [High-performance, 16-macrocell Classic EPLD Pipelined data rates of up to 100 MHz]
分类和应用: 可编程逻辑输入元件数据传输LTE时钟
文件页数/大小: 9 页 / 665 K
品牌: ROCHESTER [ Rochester Electronics ]
 浏览型号EP610JM-35的Datasheet PDF文件第1页浏览型号EP610JM-35的Datasheet PDF文件第2页浏览型号EP610JM-35的Datasheet PDF文件第3页浏览型号EP610JM-35的Datasheet PDF文件第4页浏览型号EP610JM-35的Datasheet PDF文件第5页浏览型号EP610JM-35的Datasheet PDF文件第6页浏览型号EP610JM-35的Datasheet PDF文件第7页浏览型号EP610JM-35的Datasheet PDF文件第9页  
EP610  
AC Operating Conditions: EP610-XX/B Note (1)  
Symbol  
Parameter  
Conditions  
Min  
Max Unit  
t
t
t
t
Input to non-registered output  
I/O input to non-registered output  
Input to output enable  
35  
37  
35  
35  
37  
ns  
ns  
PD1  
PD2  
PZX  
PXZ  
C1 = 35 pF Notes (2), (3)  
ns  
Input to output disable  
C1 = 5 pF Notes (2), (3), (4), (5)  
C1 = 35 pF Notes (2), (3)  
Note (2), (6), (7)  
Note (2), (3)  
ns  
t
Asynchronous output clear time  
Maximum clock frequency  
Global clock input setup time  
Global clock input hold time  
Global clock high time  
ns  
CLR  
f
37.0  
27  
0
MHz  
ns  
MAX  
t
SU  
t
Note (3)  
ns  
H
t
Note (4)  
12  
12  
ns  
CH  
t
Global clock low time  
Note (4)  
ns  
CL  
t
Global clock to output delay  
Global clock minimum period  
Global clock internal maximum frequency  
Array clock input setup time  
Array clock input hold time  
Array clock high time  
20  
35  
ns  
CO1  
CNT  
CNT  
ASU  
t
f
Note (4), (8)  
Note (8)  
ns  
28.5  
8
MHz  
ns  
t
Notes (2), (3), (4)  
Notes (2), (3), (4)  
Notes (3), (4)  
Notes (3), (4)  
Notes (2), (3)  
Notes (4), (8)  
Notes (4), (8)  
t
12  
12  
12  
ns  
AH  
t
ns  
ACH  
t
Array clock low time  
ns  
ACL  
t
Array clock to output delay  
Array clock minimum period  
Array clock internal maximum frequency  
37  
35  
ns  
ACO1  
ACNT  
ACNT  
t
f
ns  
28.6  
MHz  
Notes to tables:  
(1) Screening and characterization of AC delay parameters are conducted at 10 MHz or less.  
Operating conditions: V = 5 V 10ꢀ% ꢁ = -55° C to 125° C for military use.  
C
CC  
(2) All array-dependent delays are specified for an XOR pattern. ꢁhis pattern includes two product terms and two  
pure inputs; all other product terms in the macrocell are held low by one EPROM cell. Other patterns may result  
in longer delays. Delays for patterns involving only one product term (such as t ) are specified for an XOR  
PXZ  
pattern in which only one pure input switches at a time.  
(3) When the ꢁurbo Bit is not set (non-turbo mode)% a non-turbo adder of 30 ns (maximum) is added to this  
parameter to determine worst-case timing. Parameters may not be tested in non-turbo mode% but are  
guaranteed to the limits specified. Devices operating in non-turbo mode require one input or I/O transition to  
guarantee that the device will enter the correct power-up state.  
(4) ꢁhese parameters may not be tested% but are guaranteed to the limits specified in the table under “Absolute  
Maximum Ratings” on page 3.  
(5) Not tested directly% but guaranteed by testing t .  
PD  
(6) ꢁhe f  
values represent the highest frequency for pipelined data.  
MAX  
(7) Not tested directly% but derived from t .  
SU  
(8) Specified with device programmed as a 16-bit counter with no output loading.  
Specification Number EP610-CI (AT) REV -  
Page 8 of 9