欢迎访问ic37.com |
会员登录 免费注册
发布采购

RT3663BM 参数 Datasheet PDF下载

RT3663BM图片预览
型号: RT3663BM
PDF下载: 下载PDF文件 查看货源
内容描述: [暂无描述]
分类和应用:
文件页数/大小: 43 页 / 519 K
品牌: RICHTEK [ RICHTEK TECHNOLOGY CORPORATION ]
 浏览型号RT3663BM的Datasheet PDF文件第1页浏览型号RT3663BM的Datasheet PDF文件第2页浏览型号RT3663BM的Datasheet PDF文件第4页浏览型号RT3663BM的Datasheet PDF文件第5页浏览型号RT3663BM的Datasheet PDF文件第6页浏览型号RT3663BM的Datasheet PDF文件第7页浏览型号RT3663BM的Datasheet PDF文件第8页浏览型号RT3663BM的Datasheet PDF文件第9页  
RT3663BM
Functional Pin Description
Pin No.
3
4
5, 8, 9
6, 7, 10
11
12
13
14
15
Pin Name
PWM3
TONSET
ISEN1P to ISEN3P
ISEN1N to ISEN3N
VSEN
FB
COMP
RGND
IMON
Pin Function
PWM outputs for Channel 3 VDD controller.
VDD controller on-time setting. Connect this pin to the converter input
voltage, VIN, through a resistor, RTON, to set the on-time of UGATE and
also the output voltage ripple of VDD controller.
Positive current sense input of Channel 1, 2 and 3 for VDD controller.
Negative current sense input of Channel 1, 2 and 3 for VDD controller.
VDD controller voltage sense input. This pin is connected to the terminal of
VDD controller output voltage.
Output voltage feedback input of VDD controller. This pin is the negative
input of the error amplifier for the VDD controller.
Compensation node of the VDD controller.
Return ground of VDD and VDDNB controller. This pin is the common
negative input of output voltage differential remote sense for VDD and
VDDNB controllers.
Current monitor output for the VDD controller. This pin outputs a voltage
proportional to the output current.
This pin provides two functions: fixed 0.64V reference voltage output and
current gain ratio setting for VDD and VDDNB controller. Connect a
resistive voltage divider from VCC to GND and connect the joint of the
voltage divider to this pin for current gain ratio setting. The pin also used to
offset the output voltage of the IMON pin and the IMONA pin. Bypass this
pin to GND with a 22nF ceramic capacitor for noise decoupling and pin
setting accuracy.
Current monitor output for the VDDNB controller. This pin outputs a voltage
proportional to the output current.
Processor memory interface power rail and serves as the reference for
PWROK, SVD, SVC and SVT. This pin is used by the VR to reference the
SVI pins.
System power good input. If PWROK is low, the SVI interface is disabled
and VR returns to BOOT-VID state with initial load line slope and initial
offset. If PWROK is high, the SVI interface is running and the DAC decodes
the received serial VID codes to determine the output voltage.
Serial VID clock input from processor.
Serial VID data input from processor. This pin is a serial data line.
Serial VID telemetry input from VR. This pin is a push-pull output.
Over clocking offset setting for the VDD controller.
Over clocking offset setting for the VDDNB controller.
1
st
platform setting. Platform can use this pin to set OCP_TDC threshold,
DVID compensation bit1 and internal ramp slew rate.
2
nd
platform setting. Platform can use this pin to set quick response
threshold, OCP_TDC trigger delay time, DVID compensation bit0 and over
clocking offset enable setting.
Over-current indicator for dual OCP mechanism. This pin is an open-drain
output.
is a registered trademark of Richtek Technology Corporation.
16
V064/SET3
17
18
IMONA
VDDIO
19
PWROK
20
21
22
23
24
25
SVC
SVD
SVT
OFS
OFSA
SET1
26
SET2
27
OCP_L
Copyright
©
2019 Richtek Technology Corporation. All rights reserved.
DS3663BM-00
September 2019
www.richtek.com
3