MULTIJUNCTION TIMERS
10.4 TIO (Input/Output-Related 16-Bit Timer)
10
TIO Count Enable Register (TIOCEN)
<Address: H’0080 03BE>
b0
1
0
2
0
3
0
4
0
5
0
6
7
8
9
10
11
12
13
14
b15
TIO9CEN TIO8CEN TIO7CEN TIO6CEN TIO5CEN TIO4CEN TIO3CEN TIO2CEN TIO1CEN TIO0CEN
0
0
0
0
0
0
0
0
0
0
0
<After reset: H’0000>
b
Bit Name
Function
R
0
W
0
0–5
6
No function assigned. Fix to "0".
TIO9CEN (TIO9 count enable bit)
TIO8CEN (TIO8 count enable bit)
TIO7CEN (TIO7 count enable bit)
TIO6CEN (TIO6 count enable bit)
TIO5CEN (TIO5 count enable bit)
TIO4CEN (TIO4 count enable bit)
TIO3CEN (TIO3 count enable bit)
TIO2CEN (TIO2 count enable bit)
TIO1CEN (TIO1 count enable bit)
TIO0CEN (TIO0 count enable bit)
0: Stop count
R
W
7
1: Enable count
8
9
10
11
12
13
14
15
Note: • This register must always be accessed in halfwords
The TIO Count Enable Register controls operation of the TIO counters. To enable any TIO counter in software,
enable its corresponding enable protect bit for write and set the count enable bit by writing "1". To stop any TIO
counter, enable its corresponding enable protect bit for write and reset the count enable bit by writing "0".
In all but continuous output mode, when the counter stops due to occurrence of an underflow, the count enable
bit is automatically reset to "0". Therefore, the TIO Count Enable Register when accessed for read serves as a
status register indicating whether the counter is operating or idle.
TIOm external enable
(TIOmEEN or TIOmENS)
F/F
Input processing
selection
EN-ON
TINn
TINnS
Event bus
TIOm count enable
(TIOmCEN)
TIO enable control
F/F
Dn
TIOm enable protect
(TIOmPRO)
WR
F/F
WR
Figure 10.4.5 Configuration of the TIO Enable Circuit
32180 Group User’s Manual (Rev.1.0)
10-113