欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417709SF133B 参数 Datasheet PDF下载

HD6417709SF133B图片预览
型号: HD6417709SF133B
PDF下载: 下载PDF文件 查看货源
内容描述: 瑞萨32位RISC单片机超级RISC引擎族/ SH7700系列 [Renesas 32-Bit RISC Microcomputer Super RISC engine Family/SH7700 Series]
分类和应用: 微控制器和处理器外围集成电路时钟
文件页数/大小: 807 页 / 4409 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417709SF133B的Datasheet PDF文件第115页浏览型号HD6417709SF133B的Datasheet PDF文件第116页浏览型号HD6417709SF133B的Datasheet PDF文件第117页浏览型号HD6417709SF133B的Datasheet PDF文件第118页浏览型号HD6417709SF133B的Datasheet PDF文件第120页浏览型号HD6417709SF133B的Datasheet PDF文件第121页浏览型号HD6417709SF133B的Datasheet PDF文件第122页浏览型号HD6417709SF133B的Datasheet PDF文件第123页  
2. If using software for way selection for entry replacement, write the desired value to the RC  
field in MMUCR.  
3. Issue the LDTLB instruction to load the contents of PTEH and PTEL into the TLB.  
4. Issue the return from exception handler (RTE) instruction to terminate the handler routine and  
return to the instruction stream.  
3.5.2  
TLB Protection Violation Exception  
A TLB protection violation exception results when the virtual address and the address array of the  
selected TLB entry are compared and a valid entry is found to match, but the type of access is not  
permitted by the access rights specified in the PR field. TLB protection violation exception  
processing includes both hardware and software operations.  
Hardware Operations: In a TLB protection violation exception, the SH7709S hardware executes  
a set of prescribed operations, as follows:  
1. The VPN field of the virtual address causing the exception is written to the PTEH register.  
2. The virtual address causing the exception is written to the TEA register.  
3. Either exception code H'0A0 for a load access, or H'0C0 for a store access, is written to the  
EXPEVT register.  
4. The PC value indicating the address of the instruction in which the exception occurred is  
written into SPC (if the exception occurred in a delay slot, the PC value indicating the address  
of the related delayed branch instruction is written into SPC).  
5. The contents of SR at the time of the exception are written to SSR.  
6. The MD bit in SR is set to 1 to place the SH7709S in the privileged mode.  
7. The BL bit in SR is set to 1 to mask any further exception requests.  
8. The register bank (RB) bit in SR is set to 1.  
9. The way that generated the exception is set in the RC field in MMUCR.  
10. Execution branches to the address obtained by adding the value of the VBR contents and  
H'00000100 to invoke the TLB protection violation exception handler.  
Software (TLB Protection Violation Handler) Operations: Software resolves the TLB  
protection violation and issues the RTE (return from exception handler) instruction to terminate  
the handler and return to the instruction stream.  
Rev. 5.00, 09/03, page 75 of 760  
 复制成功!