欢迎访问ic37.com |
会员登录 免费注册
发布采购

HD6417750SBP200 参数 Datasheet PDF下载

HD6417750SBP200图片预览
型号: HD6417750SBP200
PDF下载: 下载PDF文件 查看货源
内容描述: 的SuperH RISC引擎 [SuperH RISC engine]
分类和应用: 外围集成电路时钟
文件页数/大小: 1039 页 / 6201 K
品牌: RENESAS [ RENESAS TECHNOLOGY CORP ]
 浏览型号HD6417750SBP200的Datasheet PDF文件第171页浏览型号HD6417750SBP200的Datasheet PDF文件第172页浏览型号HD6417750SBP200的Datasheet PDF文件第173页浏览型号HD6417750SBP200的Datasheet PDF文件第174页浏览型号HD6417750SBP200的Datasheet PDF文件第176页浏览型号HD6417750SBP200的Datasheet PDF文件第177页浏览型号HD6417750SBP200的Datasheet PDF文件第178页浏览型号HD6417750SBP200的Datasheet PDF文件第179页  
memory, the other SQ can be written to without a penalty cycle, but writing to the SQ involved in  
the transfer to external memory is deferred until the transfer is completed.  
The SQ transfer destination external memory address bit [28:0] specification is as shown below,  
according to whether the MMU is on or off.  
When MMU is on  
The SQ area (H'E000 0000 to H'E3FF FFFF) is set in VPN of the UTLB, and the transfer  
destination external memory address in PPN. The ASID, V, SZ, SH, PR, and D bits have the  
same meaning as for normal address translation, but the C and WT bits have no meaning with  
regard to this page. Since burst transfer is prohibited for PCMCIA areas, the SA and TC bits  
also have no meaning.  
When a prefetch instruction is issued for the SQ area, address translation is performed and  
external memory address bits [28:10] are generated in accordance with the SZ bit specification.  
For external memory address bits [9:5], the address prior to address translation is generated in  
the same way as when the MMU is off. External memory address bits [4:0] are fixed at 0.  
Transfer from the SQs to external memory is performed to this address.  
When MMU is off  
The SQ area (H'E000 0000 to H'E3FF FFFF) is specified as the address to issue a PREF  
instruction. The meaning of address bits [31:0] is as follows:  
[31:26]: 111000  
Store queue specification  
[25:6]:  
[5]:  
Address  
0/1  
External memory address bits [25:6]  
0: SQ0 specification  
1: SQ1 specification and external memory address bit [5]  
[4:2]:  
[1:0]  
Don’t care  
00  
No meaning in a prefetch  
Fixed at 0  
External memory address bits [28:26], which cannot be generated from the above address, are  
generated from the QACR0/1 registers.  
QACR0 [4:2]: External memory address bits [28:26] corresponding to SQ0  
QACR1 [4:2]: External memory address bits [28:26] corresponding to SQ1  
External memory address bits [4:0] are always fixed at 0 since burst transfer starts at a 32-byte  
boundary. In the SH7750, data transfer to a PCMCIA interface area cannot be performed using  
an SQ. In the SH7750S or SH7750R, data transfer to a PCMCIA interface area is always  
performed using the SA and TC bits in the PTEA register.  
Rev. 6.0, 07/02, page 123 of 986  
 复制成功!