欢迎访问ic37.com |
会员登录 免费注册
发布采购

FM24CL64B-DG 参数 Datasheet PDF下载

FM24CL64B-DG图片预览
型号: FM24CL64B-DG
PDF下载: 下载PDF文件 查看货源
内容描述: [Memory Circuit, 8KX8, CMOS, PDSO8, 4 X 4.50 MM, 0.95 MM PITCH, GREEN, TDFN-8]
分类和应用: PC静态存储器光电二极管内存集成电路
文件页数/大小: 13 页 / 348 K
品牌: RAMTRON [ RAMTRON INTERNATIONAL CORPORATION ]
 浏览型号FM24CL64B-DG的Datasheet PDF文件第1页浏览型号FM24CL64B-DG的Datasheet PDF文件第3页浏览型号FM24CL64B-DG的Datasheet PDF文件第4页浏览型号FM24CL64B-DG的Datasheet PDF文件第5页浏览型号FM24CL64B-DG的Datasheet PDF文件第6页浏览型号FM24CL64B-DG的Datasheet PDF文件第7页浏览型号FM24CL64B-DG的Datasheet PDF文件第8页浏览型号FM24CL64B-DG的Datasheet PDF文件第9页  
FM24CL64B
Counter
Address
Latch
1,024 x 64
FRAM Array
8
SDA
Serial to Parallel
Converter
Data Latch
SCL
WP
A0-A2
Control Logic
Figure 1. FM24CL64B Block Diagram
Pin Description
Pin Name
A0-A2
Type
Input
Pin Description
Address 0-2. These pins are used to select one of up to 8 devices of the same type on
the same two-wire bus. To select the device, the address value on the three pins must
match the corresponding bits contained in the device address. The address pins are
pulled down internally.
Serial Data Address. This is a bi-directional line for the two-wire interface. It is
open-drain and is intended to be wire-OR’d with other devices on the two-wire bus.
The input buffer incorporates a Schmitt trigger for noise immunity and the output
driver includes slope control for falling edges. A pull-up resistor is required.
Serial Clock. The serial clock line for the two-wire interface. Data is clocked out of
the part on the falling edge, and in on the rising edge. The SCL input also
incorporates a Schmitt trigger input for noise immunity.
Write Protect. When WP is high, addresses in the entire memory map will be write-
protected. When WP is low, all addresses may be written. This pin is pulled down
internally.
Supply Voltage: 2.7V to 3.6V
Ground
SDA
I/O
SCL
Input
WP
Input
VDD
VSS
Supply
Supply
Rev. 3.0
Jan. 2012
Page 2 of 13