FM24CL16
Diagram Notes
All start and stop timing parameters apply to both read and write cycles. Clock specifications are identical for read
and write cycles. Write timing parameters apply to slave address, word address, and write data bits. Functional
relationships are illustrated in the relevant data sheet sections. These diagrams illustrate the timing parameters only.
Read Bus Timing
tHIGH
tR
tSP
tF
t SP
tLOW
`
SCL
SDA
1/fSCL
tSU:STA
tHD:DAT
tSU:DAT
tBUF
tDH
tAA
Stop Start
Acknowledge
Start
Write Bus Timing
tHD:DAT
SCL
tSU:DAT
tAA
tHD:STA
tSU:STO
SDA
Stop Start
Acknowledge
Start
Data Retention (VDD = 2.7V to 3.65V, 85°C)
Parameter
Data Retention
Min
45
Units
Years
Notes
Rev 3.3
Nov. 2005
Page 10 of 13