Internet Data Sheet
HYB25DC512[80/16]0B[E/F]
Double-Data-Rate SDRAM
2
Configuration
This chapter contains the chip configuration.
2.1
Configuration of PG-TSOPII-66
The ball configuration of a DDR SDRAM is listed by function in Table 3. The abbreviations used in the Pin#/Buffer# column are
explained in Table 4 and Table 5 respectively. The chip numbering for TSOP is depicted in Figure 1.
TABLE 3
Ball Configuration
Ball#/Pin#
Name
Pin
Type
Buffer
Type
Function
Clock Signals
45
CK
I
I
I
SSTL
SSTL
SSTL
Clock Signal
46
CK
Complementary Clock Signal
Clock Enable
44
CKE
Control Signals
23
22
21
24
RAS
CAS
WE
I
I
I
I
SSTL
SSTL
SSTL
SSTL
Row Address Strobe
Column Address Strobe
Write Enable
CS
Chip Select
Address Signals
26
27
29
30
31
32
35
36
37
38
39
40
28
BA0
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
SSTL
Bank Address Bus 2:0
Address Bus 11:0
BA1
A0
A1
A2
A3
A4
A5
A6
A7
A8
A9
A10
AP
A11
41
Rev. 1.2, 2007-04
6
04112007-FHBX-O8HD