欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18TC256800BF-2.5F 参数 Datasheet PDF下载

HYB18TC256800BF-2.5F图片预览
型号: HYB18TC256800BF-2.5F
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 32MX8, 0.4ns, CMOS, PBGA60, GREEN, PLASTIC, TFBGA-60]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 59 页 / 1903 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18TC256800BF-2.5F的Datasheet PDF文件第2页浏览型号HYB18TC256800BF-2.5F的Datasheet PDF文件第3页浏览型号HYB18TC256800BF-2.5F的Datasheet PDF文件第4页浏览型号HYB18TC256800BF-2.5F的Datasheet PDF文件第5页浏览型号HYB18TC256800BF-2.5F的Datasheet PDF文件第7页浏览型号HYB18TC256800BF-2.5F的Datasheet PDF文件第8页浏览型号HYB18TC256800BF-2.5F的Datasheet PDF文件第9页浏览型号HYB18TC256800BF-2.5F的Datasheet PDF文件第10页  
Internet Data Sheet  
HYB18TC256[80/16]0BF  
256-Mbit Double-Data-Rate-Two SDRAM  
2
Configuration  
This chapter contains the chip configuration.  
2.1  
Configuration for TFBGA-60  
The chip configuration of a DDR2 SDRAM is listed by function in Table 3. The abbreviations used in the Ball#/Buffer Type  
columns are explained in Table 4 and Table 5 respectively. The ball numbering for the FBGA package is depicted in figures.  
TABLE 3  
Configuration  
Ball#  
Name  
Ball  
Type  
Buffer  
Type  
Function  
Clock Signals ×8 Organization  
E8  
F8  
F2  
CK  
I
I
I
SSTL  
SSTL  
SSTL  
Clock Signal CK, CK  
Clock Enable  
CK  
CKE  
Control Signals ×8 Organization  
F7  
G7  
F3  
G8  
RAS  
CAS  
WE  
I
I
I
I
SSTL  
SSTL  
SSTL  
SSTL  
Row Address Strobe (RAS), Column Address Strobe (CAS),  
Write Enable (WE)  
CS  
Chip Select  
Address Signals ×8 Organization  
G2  
G3  
H8  
H3  
H7  
J2  
BA0  
BA1  
A0  
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
I
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
SSTL  
Bank Address Bus 1:0  
Address Signal 12:0, Address Signal 10/Autoprecharge  
A1  
A2  
A3  
J8  
A4  
J3  
A5  
J7  
A6  
K2  
K8  
K3  
H2  
A7  
A8  
A9  
A10  
AP  
A11  
A12  
K7  
L2  
Rev. 1.6, 2008-02  
6
07182006-DD60-22E6