5(ꢌꢌEHJLꢌQꢌSRLQWꢌ
7
ꢌ
Hꢌ
ꢌSRLꢌQW
ꢌ
92/
ꢌꢑꢌꢇ[ꢌP9
ꢌꢑꢌ[ꢌP9
ꢌ
977ꢌꢐꢌ[ꢌP
9ꢌ
92/
ꢌ
977ꢌꢐꢌꢇ[ꢌP9ꢌ
7ꢁꢌ 7ꢇꢌ
W+=ꢋW536
7ꢌꢌHQG
ꢌSRLQ
Wꢌꢌ
ꢌꢇꢒ
7ꢁꢐ7ꢇꢌ
W/=ꢋW
535(ꢌEꢌ
Wꢌꢌ
ꢌꢇꢒ7
ꢁꢐ7ꢇꢌ
ꢌ
W'+ꢌ
W'6ꢌ
ꢌ
9,ꢌ+ꢎDFꢏꢌꢌPLQ
9,ꢌ+ꢎGFꢏꢌꢌPLQ
95ꢌ ()ꢎGFꢏꢌ
ꢌ
ꢌ
9,ꢌ/ꢎGFꢏꢌꢌPD[
9,ꢌ/ꢎDFꢏꢌꢌPD[
96ꢌ 6ꢌ
ꢌ
ꢌ
Internet Data Sheet
HYB18TC1G[80/16]0BF
1-Gbit Double-Data-Rate-Two SDRAM
30) For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM = RU{tPARAM / tCK.AVG}, which is in clock
cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU{tRP / tCK.AVG}, which is in
clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which tRP = 15 ns, the device will support
tnRP = RU{tRP / tCK.AVG} = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at
Tm + 5 is valid even if (Tm + 5 - Tm) is less than 15 ns due to input clock jitter.
31) tWTR is at lease two clocks (2 x tCK) independent of operation frequency.
FIGURE 7
Method for calculating transitions and endpoint
92+
ꢌꢐꢌ[ꢌP9
ꢌ
977ꢌꢑꢌꢇ[ꢌP9ꢌ
977ꢌꢑꢌ[ꢌP9ꢌ
92+
ꢌꢐꢌꢇ[ꢌP9ꢌ
W/=ꢌ
W53
W+=ꢌ
W536 QG
7ꢁꢌ 7ꢇꢌ
HJLQꢌSRLQ
FIGURE 8
Differential input waveform timing - tDS and tDS
'46ꢌ
'46
W'+ꢌ
W'6ꢌ
9'ꢌ '4
Rev. 1.21, 2007-07
46
02282007-F8UP-4HSU