Internet Data Sheet
HYB18TC1G[80/16]0AF
1-Gbit DDR2 SDRAM
Parameter
Symbol
DDR2–400
Unit
Note
1)2)3)4)5)6)
Min.
Max.
DQS falling edge hold time from CK (write
cycle)
tDSH
0.2
—
tCK
DQS falling edge to CK setup time (write cycle) tDSS
0.2
—
—
—
tCK
ns
ns
Four Activate Window period
tFAW
37.5
12)
11)
12)
10)
50
Clock half period
tHP
MIN. (tCL, tCH)
Data-out high-impedance time from CK / CK
Address and control input hold time
tHZ
—
tAC.MAX
—
ps
ps
tCK
tIH(base)
tIPW
475
0.6
Address and control input pulse width
(each input)
—
10)
13)
13)
Address and control input setup time
DQ low-impedance time from CK / CK
DQS low-impedance from CK / CK
Mode register set command cycle time
OCD drive mode output delay
tIS(base)
tLZ(DQ)
tLZ(DQS)
tMRD
350
—
ps
ps
ps
tCK
ns
—
ps
µs
µs
ns
2 × tAC.MIN
tAC.MAX
tAC.MAX
—
tAC.MIN
2
0
tOIT
12
Data output hold time from DQS
Data hold skew factor
tQH
t
HP –tQHS
—
tQHS
—
—
450
7.8
13)14)
15)17)
16)
Average periodic refresh Interval
tREFI
—
3.9
Auto-Refresh to Active/Auto-Refresh
command period
127.5
—
Precharge-All (4 banks) command period
Precharge-All (8 banks) command period
Read preamble
tRP
t
RP + 1tCK
—
ns
ns
tCK
tCK
ns
ns
ns
tCK
tCK
ns
tRP
15 + 1tCK
0.9
—
13)
tRPRE
tRPST
tRRD
1.1
0.60
—
13)
Read postamble
0.40
7.5
13)17)
15)19)
Active bank A to Active bank B command
period
10
—
Internal Read to Precharge command delay
Write preamble
tRTP
7.5
—
tWPRE
tWPST
tWR
0.25 × tCK
0.40
15
—
18)
19)
Write postamble
0.60
—
Write recovery time for write without Auto-
Precharge
Write recovery time for write with Auto-
Precharge
WR
t
WR/tCK
—
tCK
20)
21)
Internal Write to Read command delay
tWTR
10
2
—
—
ns
Exit power down to any valid command
(other than NOP or Deselect)
tXARD
tCK
21)
Exit active power-down mode to Read
command (slow exit, lower power)
tXARDS
tXP
6 – AL
2
—
—
tCK
tCK
Exit precharge power-down to any valid
command (other than NOP or Deselect)
Rev. 1.11, 2006-09
45
03292006-PJAE-UQLG