欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18T512160B2F-3.7 参数 Datasheet PDF下载

HYB18T512160B2F-3.7图片预览
型号: HYB18T512160B2F-3.7
PDF下载: 下载PDF文件 查看货源
内容描述: 512兆位双数据速率 - 双SDRAM的 [512-Mbit Double-Data-Rate-Two SDRAM]
分类和应用: 存储内存集成电路动态存储器双倍数据速率时钟
文件页数/大小: 69 页 / 3853 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18T512160B2F-3.7的Datasheet PDF文件第46页浏览型号HYB18T512160B2F-3.7的Datasheet PDF文件第47页浏览型号HYB18T512160B2F-3.7的Datasheet PDF文件第48页浏览型号HYB18T512160B2F-3.7的Datasheet PDF文件第49页浏览型号HYB18T512160B2F-3.7的Datasheet PDF文件第51页浏览型号HYB18T512160B2F-3.7的Datasheet PDF文件第52页浏览型号HYB18T512160B2F-3.7的Datasheet PDF文件第53页浏览型号HYB18T512160B2F-3.7的Datasheet PDF文件第54页  
Internet Data Sheet  
HY[B/I]18T512[40/80/16]0B2[C/F](L)  
512-Mbit Double-Data-Rate-Two SDRAM  
32) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.PER of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.PER.MIN = – 72 ps  
and tJIT.PER.MAX = + 93 ps, then tRPRE.MIN(DERATED) = tRPRE.MIN + tJIT.PER.MIN = 0.9 x tCK.AVG – 72 ps = + 2178 ps and tRPRE.MAX(DERATED) = tRPRE.MAX  
+ tJIT.PER.MAX = 1.1 x tCK.AVG + 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!).  
33) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.DUTY of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.DUTY.MIN = – 72 ps  
and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG – 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX  
+ tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!).  
34) For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM = RU{tPARAM / tCK.AVG}, which is in clock  
cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU{tRP / tCK.AVG}, which is in  
clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which tRP = 15 ns, the device will support  
tnRP = RU{tRP / tCK.AVG} = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at  
Tm + 5 is valid even if (Tm + 5 - Tm) is less than 15 ns due to input clock jitter.  
35) tWTR is at lease two clocks (2 x tCK) independent of operation frequency.  
Rev. 1.12, 2007-05  
50  
10062006-YPTZ-CDR7  
 复制成功!