欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18T256400AFL-3.7 参数 Datasheet PDF下载

HYB18T256400AFL-3.7图片预览
型号: HYB18T256400AFL-3.7
PDF下载: 下载PDF文件 查看货源
内容描述: [暂无描述]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 63 页 / 3597 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18T256400AFL-3.7的Datasheet PDF文件第40页浏览型号HYB18T256400AFL-3.7的Datasheet PDF文件第41页浏览型号HYB18T256400AFL-3.7的Datasheet PDF文件第42页浏览型号HYB18T256400AFL-3.7的Datasheet PDF文件第43页浏览型号HYB18T256400AFL-3.7的Datasheet PDF文件第45页浏览型号HYB18T256400AFL-3.7的Datasheet PDF文件第46页浏览型号HYB18T256400AFL-3.7的Datasheet PDF文件第47页浏览型号HYB18T256400AFL-3.7的Datasheet PDF文件第48页  
Internet Data Sheet  
HY[B/I]18T256[40/80/16]0A[C/F](L)  
256-Mbit Double-Data-Rate-Two SDRAM  
30) A maximum of eight Refresh commands can be posted to any given DDR2 SDRAM, meaning that the maximum absolute interval between  
any Refresh command and the next Refresh command is 9 x tREFI  
.
31) tRPST end point and tRPRE begin point are not referenced to a specific voltage level but specify when the device output is no longer driving  
(tRPST), or begins driving (tRPRE). Figure 8 shows a method to calculate these points when the device is no longer driving (tRPST), or begins  
driving (tRPRE) by measuring the signal at two different voltages. The actual voltage measurement points are not critical as long as the  
calculation is consistent.  
32) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.PER of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.PER.MIN = – 72 ps  
and tJIT.PER.MAX = + 93 ps, then tRPRE.MIN(DERATED) = tRPRE.MIN + tJIT.PER.MIN = 0.9 x tCK.AVG – 72 ps = + 2178 ps and tRPRE.MAX(DERATED) = tRPRE.MAX  
+ tJIT.PER.MAX = 1.1 x tCK.AVG + 93 ps = + 2843 ps. (Caution on the MIN/MAX usage!).  
33) When the device is operated with input clock jitter, this parameter needs to be derated by the actual tJIT.DUTY of the input clock. (output  
deratings are relative to the SDRAM input clock.) For example, if the measured jitter into a DDR2–667 SDRAM has tJIT.DUTY.MIN = – 72 ps  
and tJIT.DUTY.MAX = + 93 ps, then tRPST.MIN(DERATED) = tRPST.MIN + tJIT.DUTY.MIN = 0.4 x tCK.AVG – 72 ps = + 928 ps and tRPST.MAX(DERATED) = tRPST.MAX  
+ tJIT.DUTY.MAX = 0.6 x tCK.AVG + 93 ps = + 1592 ps. (Caution on the MIN/MAX usage!).  
34) For these parameters, the DDR2 SDRAM device is characterized and verified to support tnPARAM = RU{tPARAM / tCK.AVG}, which is in clock  
cycles, assuming all input clock jitter specifications are satisfied. For example, the device will support tnRP = RU{tRP / tCK.AVG}, which is in  
clock cycles, if all input clock jitter specifications are met. This means: For DDR2–667 5–5–5, of which tRP = 15 ns, the device will support  
t
nRP = RU{tRP / tCK.AVG} = 5, i.e. as long as the input clock jitter specifications are met, Precharge command at Tm and Active command at  
Tm + 5 is valid even if (Tm + 5 - Tm) is less than 15 ns due to input clock jitter.  
35) tWTR is at lease two clocks (2 x tCK) independent of operation frequency.  
Rev. 1.50, 2007-12  
44  
03062006-7M17-PXBC  
 复制成功!