欢迎访问ic37.com |
会员登录 免费注册
发布采购

HYB18T1G400C2C-3 参数 Datasheet PDF下载

HYB18T1G400C2C-3图片预览
型号: HYB18T1G400C2C-3
PDF下载: 下载PDF文件 查看货源
内容描述: [DDR DRAM, 256MX4, 0.45ns, CMOS, PBGA60, PLASTIC, TFBGA-60]
分类和应用: 时钟动态存储器双倍数据速率内存集成电路
文件页数/大小: 68 页 / 3874 K
品牌: QIMONDA [ QIMONDA AG ]
 浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第27页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第28页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第29页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第30页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第32页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第33页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第34页浏览型号HYB18T1G400C2C-3的Datasheet PDF文件第35页  
Internet Data Sheet  
HY[B/I]18T1G[40/80/16]0C2[C/F]  
1-Gbit Double-Data-Rate-Two SDRAM  
5.3  
DC & AC Characteristics  
DDR2 SDRAM pin timing are specified for either single ended  
or differential mode depending on the setting of the EMRS(1)  
“Enable DQS” mode bit; timing advantages of differential  
mode are realized in system design. The method by which the  
DDR2 SDRAM pin timing are measured is mode dependent.  
In single ended mode, timing relationships are measured  
In differential mode, these timing relationships are measured  
relative to the crosspoint of DQS and its complement, DQS.  
This distinction in timing methods is verified by design and  
characterization but not subject to production test. In single  
ended mode, the DQS (and RDQS) signals are internally  
disabled and don’t care.  
relative to the rising or falling edges of DQS crossing at VREF  
.
TABLE 24  
DC & AC Logic Input Levels  
Symbol  
Parameter  
DDR2-667, DDR2-800 , DDR2-  
1066  
DDR2-533, DDR2-400  
Units  
Min.  
REF + 0.125  
–0.3  
REF + 0.200  
Max.  
Min.  
REF + 0.125  
–0.3  
REF + 0.250  
Max.  
VIH(dc)  
VIL(dc)  
VIH(ac)  
VIL(ac)  
DC input logic HIGH  
DC input LOW  
V
V
V
DDQ + 0.3  
REF – 0.125  
V
V
V
DDQ + 0.3  
REF – 0.125  
V
V
V
V
AC input logic HIGH  
AC input LOW  
V
V
V
REF – 0.200  
VREF - 0.250  
TABLE 25  
Single-ended AC Input Test Conditions  
Symbol  
Condition  
Value  
Unit  
Notes  
1)  
VREF  
Input reference voltage  
0.5 x VDDQ  
1.0  
V
1)  
VSWING.MAX  
SLEW  
Input signal maximum peak to peak swing  
Input signal minimum Slew Rate  
V
2)3)  
1.0  
V / ns  
1) Input waveform timing is referenced to the input signal crossing through the VREF level applied to the device under test.  
2) The input signal minimum Slew Rate is to be maintained over the range from VIH(ac).MIN to VREF for rising edges and the range from VREF  
to VIL(ac).MAX for falling edges as shown in Figure 4  
3) AC timings are referenced with input waveforms switching from VIL(ac) to VIH(ac) on the positive transitions and VIH(ac) to VIL(ac) on the negative  
transitions.  
Rev. 1.02, 2008-01  
31  
09262007-3YK7-BKKG  
 复制成功!