HYB18T1G[40/80/16]0AF(L)–[3S/3.7/5]
1-Gbit DDR2 SDRAM
Timing Characteristics
11) 8 bank device Sequential Activation Restriction. No more than 4 banks may be activated in a rolling tFAW window.
12) ×16 (2k page size), not on 256 Mbit component
13) MIN (tCL, tCH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e.
this value can be greater than the minimum specification limits for tCL and tCH).
14) The tHZ, tRPST and tLZ, tRPRE parameters are referenced to a specific voltage level, which specify when the device output is
no longer driving (tHZ, tRPST), or begins driving (tLZ, tRPRE). tHZ and tLZ transitions occur in the same access time windows as
valid data transitions.These parameters are verified by design and characterization, but not subject to production test.
15) The Auto-Refresh command interval has be reduced to 3.9 µs when operating the DDR2 DRAM in a temperature range
between 85 °C and 95 °C.
16) 0 °C≤ TCASE ≤ 85 °C
17) 85 °C < TCASE ≤ 95 °C
18) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device.
19)The tRRD timing parameter depends on the page size of the DRAM organization. See Chapter 1.1.
20) The maximum limit for the tWPST parameter is not a device limit. The device operates with a greater value for this parameter,
but system performance (bus turnaround) degrades accordingly.
21) WR must be programmed to fulfill the minimum requirement for the tWR timing parameter, where
WRMIN[cycles] = tWR(ns)/tCK(ns) rounded up to the next integer value. tDAL = WR + (tRP/tCK). For each of the terms, if not
already an integer, round to the next highest integer. tCK refers to the application clock period. WR refers to the WR
parameter stored in the MRS.
22) Minimum tWTR is two clocks when operating the DDR2-SDRAM at frequencies ≤ 200 ΜΗz.
23) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In “standard
active power-down mode” (MR, A12 = “0”) a fast power-down exit timing tXARD can be used. In “low active power-down
mode” (MR, A12 =”1”) a slow power-down exit timing tXARDS has to be satisfied.
Internet Data Sheet
39
Rev. 1.31, 2007-01
03292006-1X3H-6X8S