Internet Data Sheet
HY[B/I]18T1G[40/80/16]0B[C/F](L)
1-Gbit Double-Data-Rate-Two SDRAM
Parameter
Symbol
DDR2–400
Unit
Note1)2)3)4)5)
6)
Min.
Max.
10)
DQ and DM input setup time (single ended
data strobe)
t
DS1(base)
–25
—
ps
DQS falling edge hold time from CK (write
cycle)
tDSH
0.2
—
tCK
DQS falling edge to CK setup time (write cycle) tDSS
0.2
—
—
—
tCK
ns
ns
Four Activate Window period
Four Activate Window period
Clock half period
tFAW
tFAW
tHP
37.5
12)
11)
12)
10)
50
MIN. (tCL, tCH
)
Data-out high-impedance time from CK / CK
Address and control input hold time
tHZ
—
tAC.MAX
—
ps
ps
tCK
tIH(base)
tIPW
475
0.6
Address and control input pulse width
(each input)
—
10)
13)
13)
Address and control input setup time
DQ low-impedance time from CK / CK
DQS low-impedance from CK / CK
MRS command to ODT update delay
Mode register set command cycle time
OCD drive mode output delay
tIS(base)
tLZ(DQ)
tLZ(DQS)
tMOD
350
—
ps
ps
ps
ns
tCK
ns
2 × tAC.MIN
tAC.MAX
tAC.MAX
12
tAC.MIN
0
2
0
tMRD
—
tOIT
12
Data output hold time from DQS
Data hold skew factor
tQH
t
HP –tQHS
—
tQHS
—
—
450
7.8
3.9
—
ps
µs
µs
ns
13)14)
15)17)
16)
Average periodic refresh Interval
Average periodic refresh Interval
tREFI
tREFI
—
Auto-Refresh to Active/Auto-Refresh
command period
127.5
Precharge-All (8 banks) command period
Read preamble
tRP
t
RP + 1 × tCK
—
ns
tCK
tCK
ns
13)
tRPRE
tRPST
tRRD
0.9
1.1
0.60
—
13)
Read postamble
0.40
7.5
13)17)
Active bank A to Active bank B command
period
15)21)
Active bank A to Active bank B command
period
tRRD
10
—
ns
Internal Read to Precharge command delay
Write preamble
tRTP
7.5
—
ns
tCK
tCK
ns
tWPRE
tWPST
tWR
0.25
0.40
15
—
18)
Write postamble
0.60
—
Write recovery time for write without Auto-
Precharge
19)
20)
Internal Write to Read command delay
tWTR
10
2
—
—
ns
Exit power down to any valid command
(other than NOP or Deselect)
tXARD
tCK
20)
Exit active power-down mode to Read
command (slow exit, lower power)
tXARDS
6 – AL
—
tCK
Rev. 1.2, 2007-05
56
03062006-ZNH8-HURV