欢迎访问ic37.com |
会员登录 免费注册
发布采购

ASM5I2305AF-1-08-SR 参数 Datasheet PDF下载

ASM5I2305AF-1-08-SR图片预览
型号: ASM5I2305AF-1-08-SR
PDF下载: 下载PDF文件 查看货源
内容描述: 3.3V零延迟缓冲器 [3.3V Zero Delay Buffer]
分类和应用: 时钟驱动器逻辑集成电路光电二极管ISM频段
文件页数/大小: 19 页 / 374 K
品牌: PULSECORE [ PulseCore Semiconductor ]
 浏览型号ASM5I2305AF-1-08-SR的Datasheet PDF文件第1页浏览型号ASM5I2305AF-1-08-SR的Datasheet PDF文件第3页浏览型号ASM5I2305AF-1-08-SR的Datasheet PDF文件第4页浏览型号ASM5I2305AF-1-08-SR的Datasheet PDF文件第5页浏览型号ASM5I2305AF-1-08-SR的Datasheet PDF文件第6页浏览型号ASM5I2305AF-1-08-SR的Datasheet PDF文件第7页浏览型号ASM5I2305AF-1-08-SR的Datasheet PDF文件第8页浏览型号ASM5I2305AF-1-08-SR的Datasheet PDF文件第9页  
ASM5P2305A  
ASM5P2309A  
October 2006  
rev 2.2  
Select Input Decoding for ASM5P2309A  
PLL  
Shut-Down  
S2  
S1  
Clock A1 - A4  
Clock B1 - B4  
CLKOUT1  
Output Source  
0
0
1
1
0
1
0
1
Three-state  
Driven  
Three-state  
Three-state  
Driven  
Driven  
Driven  
Driven  
Driven  
PLL  
PLL  
N
N
Y
N
Driven  
Reference  
PLL  
Driven  
Driven  
Notes:  
1. This output is driven and has an internal feedback for the PLL. The load on this output can be adjusted to change the skew between the reference and the  
output.  
Zero Delay and Skew Control  
For applications requiring zero input-output delay, all  
outputs, including CLKOUT, must be equally loaded. Even  
if CLKOUT is not used, it must have a capacitive load equal  
to that on other outputs, for obtaining zero-input-output  
delay.  
All outputs should be uniformly loaded to achieve Zero  
Delay between input and output. Since the CLKOUT pin is  
the internal feedback to the PLL, its relative loading can  
adjust the input-output delay.  
3.3V Zero Delay Buffer  
2 of 19  
Notice: The information in this document is subject to change without notice.  
 复制成功!