欢迎访问ic37.com |
会员登录 免费注册
发布采购

PE43602 参数 Datasheet PDF下载

PE43602图片预览
型号: PE43602
PDF下载: 下载PDF文件 查看货源
内容描述: 射频数字衰减器 [RF Digital Attenuator]
分类和应用: 射频衰减器
文件页数/大小: 11 页 / 442 K
品牌: PSEMI [ Peregrine Semiconductor ]
 浏览型号PE43602的Datasheet PDF文件第3页浏览型号PE43602的Datasheet PDF文件第4页浏览型号PE43602的Datasheet PDF文件第5页浏览型号PE43602的Datasheet PDF文件第6页浏览型号PE43602的Datasheet PDF文件第7页浏览型号PE43602的Datasheet PDF文件第9页浏览型号PE43602的Datasheet PDF文件第10页浏览型号PE43602的Datasheet PDF文件第11页  
PE43602
Product Specification
Evaluation Kit
The Digital Attenuator Evaluation Kit board was
designed to ease customer evaluation of the
PE43602 Digital Step Attenuator.
Direct-Parallel Programming Procedure
For automated direct-parallel programming,
connect the test harness provided with the EVK
from the parallel port of the PC to the J1 & Serial
header pin and set the D0-D6 SP3T switches to
the ‘MIDDLE’ toggle position. Position the
Parallel/Serial (P̅/S) select switch to the Parallel
(or left) position. The evaluation software is
written to operate the DSA in either Parallel or
Serial-Addressable Mode. Ensure that the
software is set to program in
Direct-Parallel
mode.
Using the software, enable or disable each setting
to the desired attenuation state. The software
automatically programs the DSA each time an
attenuation state is enabled or disabled.
For manual direct-parallel programming,
disconnect the test harness provided with the EVK
from the J1 and Serial header pins. Position the
Parallel/Serial (P̅/S) select switch to the Parallel
(or left) position. The LE pin on the Serial header
must be tied to V
DD
. Switches D0-D6 are SP3T
switches which enable the user to manually
program the parallel bits. When any input D0-D6
is toggled ‘UP’, logic high is presented to the
parallel input. When toggled ‘DOWN’, logic low is
presented to the parallel input. Setting D0-D6 to
the ‘MIDDLE’ toggle position presents an OPEN,
which forces an on-chip logic low.
Table 9
depicts
the parallel programming truth table and
Fig. 16
illustrates the parallel programming timing
diagram.
Latched-Parallel Programming Procedure
For automated latched-parallel programming, the
procedure is identical to the direct-parallel
method. The user only must ensure that
Latched-
Parallel
is selected in the software.
For manual latched-parallel programming, the
procedure is identical to direct-parallel except now
the LE pin on the Serial header must be logic low
Figure 17. Evaluation Board Layout
Peregrine Specification 101-0310
Note: Reference Figure 18 for Evaluation Board Schematic
as the parallel bits are applied. The user must
then pulse LE from 0V to V
DD
and back to 0V to
latch the programming word into the DSA. LE
must be logic low prior to programming the next
word.
Serial Programming Procedure
Position the Parallel/Serial (P̅/S) select switch to
the Serial (or right) position. The evaluation
software is written to operate the DSA in either
Parallel or Serial Mode. Ensure that the software
is set to program in Serial mode. Using the
software, enable or disable each setting to the
desired attenuation state. The software
automatically programs the DSA each time an
attenuation state is enabled or disabled.
©2008-2009 Peregrine Semiconductor Corp. All rights reserved.
Page 8 of 11
Document No. 70-0248-05
UltraCMOS™ RFIC Solutions