欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7385 参数 Datasheet PDF下载

PM7385图片预览
型号: PM7385
PDF下载: 下载PDF文件 查看货源
内容描述: 84 LINK , 672通道帧引擎和数据链路管理与ANY -PHY分组接口 [84 LINK, 672 CHANNEL FRAME ENGINE AND DATA LINK MANAGER WITH ANY-PHY PACKET INTERFACE]
分类和应用:
文件页数/大小: 244 页 / 2231 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7385的Datasheet PDF文件第100页浏览型号PM7385的Datasheet PDF文件第101页浏览型号PM7385的Datasheet PDF文件第102页浏览型号PM7385的Datasheet PDF文件第103页浏览型号PM7385的Datasheet PDF文件第105页浏览型号PM7385的Datasheet PDF文件第106页浏览型号PM7385的Datasheet PDF文件第107页浏览型号PM7385的Datasheet PDF文件第108页  
PM7385 FREEDM-84A672  
DATA SHEET  
PMC-1990114  
ISSUE 6  
84 LINK, 672 CHANNEL FRAME ENGINE AND DATA LINK MANAGER  
WITH ANY-PHY PACKET INTERFACE  
RWB:  
The indirect access control bit (RWB) selects between a configure (write) or  
interrogate (read) access to the channel provision RAM. The address to the  
channel provision RAM is constructed by concatenating the TSLOT[4:0] and  
LINK[6:0] bits. Writing a logic zero to RWB triggers an indirect write  
operation. Data to be written is taken from the PROV, the CDLBEN and the  
CHAN[9:0] bits of the RCAS Indirect Channel Data register. Writing a logic  
one to RWB triggers an indirect read operation. Addressing of the RAM is the  
same as in an indirect write operation. The data read can be found in the  
PROV, the CDLBEN and the CHAN[9:0] bits of the RCAS Indirect Channel  
Data register.  
BUSY:  
The indirect access status bit (BUSY) reports the progress of an indirect  
access. BUSY is set high when this register is written to trigger an indirect  
access, and will stay high until the access is complete. At which point, BUSY  
will be set low. This register should be polled to determine when data from an  
indirect read operation is available in the RCAS Indirect Channel Data register  
or to determine when a new indirect write operation may commence.  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
95  
 复制成功!