RELEASED
PM7380 FREEDM-32P672
DATA SHEET
PMC-1990262
ISSUE 5
FRAME ENGINE AND DATA LINK MANAGER 32P672
Register 0x408 : TCAS Framing Bit Threshold
Bit
Type
Function
Default
Bit 31
Unused
XXXXXXXH
to
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
FTHRES[6]
FTHRES[5]
FTHRES[4]
FTHRES[3]
FTHRES[2]
FTHRES[1]
FTHRES[0]
0
1
0
0
1
0
1
This register contains the threshold used by the clock activity monitors to detect
for framing bits/bytes.
Note
This register is not byte addressable. Writing to this register modifies all the bits
in the register. Byte selection using byte enable signals (CBEB[3:0]) are not
implemented. However, when all four byte enables are negated, no access is
made to this register.
FTHRES[6:0]:
The framing bit threshold bits (FTHRES[6:0]) contains the threshold used by
the clock activity monitor to detect for the presence of framing bits. A counter
in the clock activity monitor of each receive link increments on each rising
edge of SYSCLK and is cleared, when the BSYNC bit of that link is set low,
by each rising edge of the corresponding TCLK[n]. When the BSYNC bit of
that link is set high, the counter is cleared at every fourth rising edge of the
corresponding TCLK[n]. When the counter exceeds the threshold given by
FTHRES[6:0], a framing bit/byte has been detected.
FTHRES[6:0] should be set as a function of the SYSCLK period and the
expected gapping width of TCLK[n] during data bits and during framing
bits/bytes. Legal range of FTHRES[6:0] is 'b0000001 to 'b1111110.
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
233