欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM7380 参数 Datasheet PDF下载

PM7380图片预览
型号: PM7380
PDF下载: 下载PDF文件 查看货源
内容描述: 帧引擎和数据链路管理32P672 [FRAME ENGINE AND DATA LINK MANAGER 32P672]
分类和应用:
文件页数/大小: 332 页 / 2479 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM7380的Datasheet PDF文件第90页浏览型号PM7380的Datasheet PDF文件第91页浏览型号PM7380的Datasheet PDF文件第92页浏览型号PM7380的Datasheet PDF文件第93页浏览型号PM7380的Datasheet PDF文件第95页浏览型号PM7380的Datasheet PDF文件第96页浏览型号PM7380的Datasheet PDF文件第97页浏览型号PM7380的Datasheet PDF文件第98页  
RELEASED  
PM7380 FREEDM-32P672  
DATA SHEET  
PMC-1990262  
ISSUE 5  
FRAME ENGINE AND DATA LINK MANAGER 32P672  
the other H-MVIP streams. Based on configuration, only one of the sub-blocks  
are active at one time; the other is held reset. Each sub-block contains a bit  
counter, an 8-bit shift register and a holding register. Each sub-block performs  
parallel to serial conversion. Whenever the shift register is updated, a request  
for service is sent to the priority encoder block. When acknowledged by the  
priority encoder, the line interface would respond by writing the data into the  
holding register in the active sub-block.  
To support H-MVIP links, each line interface block contains a time-slot counter.  
The time-slot counter is incremented each time the holding register is updated.  
When a frame pulse occurs, the time-slot counter is cleared to indicate that the  
next byte belongs to the first time-slot.  
To support non H-MVIP channelised links, each line interface block contains a  
time-slot counter and a clock activity monitor. The time-slot counter is  
incremented each time the shift register is updated. The clock activity monitor is  
a counter that increments at the system clock (SYSCLK) rate and is cleared by a  
rising edge of the transmit clock (TCLK[n]). A framing bit (T1/J1) or a framing  
byte (E1) is detected when the counter reaches a programmable threshold, at  
which point, the bit and time-slot counters are initialised to indicate that the next  
bit sampled is the most significant bit of the first time-slot. For unchannelised  
links, the time-slot counter and the clock activity monitor are held reset.  
9.9.3 Priority Encoder  
The priority encoder monitors the line interfaces for requests and synchronises  
them to the SYSCLK timing domain. Requests are serviced on a fixed priority  
scheme where highest to lowest priority is assigned from line interface TD[0] to  
line interface TD[31]. Thus, simultaneous requests from line interface TD[m] will  
be serviced ahead of line interface TD[n], if m < n. The priority encoder selects  
the request from the link with the highest priority for service. When there are no  
pending requests, the priority encoder generates an idle cycle. In addition, once  
every fourth SYSCLK cycle, the priority encoder inserts a null cycle where no  
requests are serviced. This cycle is used by the channel assigner downstream  
for CBI accesses to the channel provision RAM.  
9.9.4 Channel Assigner  
The channel assigner block determines the channel number of the request  
currently being processed. The block contains a 1024 word channel provision  
RAM. The address of the RAM is constructed from concatenating the link  
number and the time-slot number of the highest priority requester. The fields of  
each RAM word include the channel number and a time-slot enable flag. The  
time-slot enable flag labels the current time-slot as belonging to the channel  
indicted by the channel number field. For time-slots that are enabled, the  
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA,INC., AND FOR ITS CUSTOMERS’ INTERNAL USE  
83  
 复制成功!