欢迎访问ic37.com |
会员登录 免费注册
发布采购

PM5365-PI 参数 Datasheet PDF下载

PM5365-PI图片预览
型号: PM5365-PI
PDF下载: 下载PDF文件 查看货源
内容描述: VT / TU映射器和M13多路复用器 [VT/TU MAPPER AND M13 MULTIPLEXER]
分类和应用: 复用器
文件页数/大小: 244 页 / 1139 K
品牌: PMC [ PMC-SIERRA, INC ]
 浏览型号PM5365-PI的Datasheet PDF文件第156页浏览型号PM5365-PI的Datasheet PDF文件第157页浏览型号PM5365-PI的Datasheet PDF文件第158页浏览型号PM5365-PI的Datasheet PDF文件第159页浏览型号PM5365-PI的Datasheet PDF文件第161页浏览型号PM5365-PI的Datasheet PDF文件第162页浏览型号PM5365-PI的Datasheet PDF文件第163页浏览型号PM5365-PI的Datasheet PDF文件第164页  
STANDARD PRODUCT  
PM5365 TEMAP  
DATASHEET  
PMC-1991148  
ISSUE 3  
HIGH DENSITY VT/TU MAPPER  
AND M13 MULTIPLEXER  
M-bit errors are counted in the DS3 PMON Framing Bit Error Event Count  
registers. When one or more M-bit errors are detected in 3 out of 4  
consecutive M-frames, an out-of-frame defect is asserted (if MBDIS in the  
DS3 Framer Configuration register is a logic 0).  
F : M-Subframe Alignment Signal  
x
Sꢀ Transmit: The TEMAP generates the M-Subframe Alignment signal (F1=1,  
F2=0, F3=0, F4=1).  
Sꢀ Receive: The TEMAP finds M-frame alignment by searching for the F-bits  
and the M-bits. Out-of-frame is removed if the M-bits are correct for three  
consecutive M-frames while no discrepancies have occurred in the F-bits.  
F-bit errors are counted in the DS3 PMON Framing Bit Error Event Count  
registers. An out-of frame defect is asserted if 3 F-bit errors out of 8 or 16  
consecutive F-bits are observed (as selected by the M3O8 bit in the DS3  
FRMR Configuration register).  
C : C-Bit Channels  
x
Sꢀ Transmit: When configured for M23 applications, the C-bits are forced to  
logic 1 with the exception of the C-bit Parity ID bit (the first C-bit of the first  
M-subframe), which is forced to toggle every M-frame.  
When configured for C-bit parity applications, the C-bit Parity ID bit is  
forced to logic 1. The second C-bit in M-subframe 1 is set to logic 1. The  
third C-bit in M-subframe 1 provides a far-end alarm and control (FEAC)  
signal. The FEAC channel is sourced by the DS3 XBOC block. The 3 C-  
bits in M-subframe 3 carry path parity information. The value of these 3 C-  
bits is the same as that of the P-bits. The 3 C-bits in M-subframe 4 are the  
FEBE bits. FEBE transmission is controlled by the DFEBE bit in the DS3  
TRAN Diagnostic register and by the detection of receive framing bit and  
path parity errors. The 3 C-bits in M-subframe 5 contain the 28.2 kbit/s  
path maintenance datalink. These bits are inserted from the DS3 TDPR  
HDLC controller. The C-bits in M-subframes 2, 6, and 7 are unused and  
are set to logic 1.  
Sꢀ Receive: The CBITV register bit in the DS3 FRMR Status register is used  
to report the state of the C-bit parity ID bit, and hence whether a M23 or C-  
bit parity DS3 signal stream is being received. The FEAC channel on the  
third C-bit in M-subframe 1 is detected by the DS3 RBOC block. Path  
parity errors and detected FEBEs on the C-bits in M-subframes 3 and 4 are  
reported in the DS3 PMON Path Parity Error Event Count and FEBE Event  
Count registers respectively. The path maintenance datalink signal is  
extracted by theDS3 RDLC HDLC receiver (if enabled).  
Proprietary and Confidential to PMC-Sierra, Inc. and for its Customers’ Internal Use  
149  
 复制成功!